# A VHDL 8254 Timer core

An www.OpenCores.org Project

hlefevre@opencores.org

## **Revision History**

| Revision | Date       | Author    | Description                          |
|----------|------------|-----------|--------------------------------------|
| 0.1      | 3 Aug 2008 | H LeFevre | Initial Release of source files      |
| 0.5      | 4 Aug 2008 | H LeFevre | Add info about Timer Operation       |
| 1.0      | 9 Aug 2008 | H LeFevre | Finished initial version of document |
|          |            |           |                                      |
|          |            |           |                                      |
|          |            |           |                                      |
|          |            |           |                                      |
|          |            |           |                                      |

### **Table of Contents**

| 1 | Intro | oduction                         | 1 |
|---|-------|----------------------------------|---|
|   | 1.1   | Purpose                          | 1 |
|   | 1.2   | The VHDL 8254 Timer core License | 1 |
| 2 | The   | Timer Core                       | 2 |
|   | 2.1   | The Wishbone Processor Interface | 3 |
|   | 2.2   | AMBA APB Interface               | 4 |
|   | 2.3   | Non Wishbone/AMBA APB Signals    | 4 |
|   | 2.4   | Timer Operation                  | 5 |
|   | 2.4.1 | 1 Address Map                    | 5 |
|   | 2.4.2 | 2 Control Word Format            | 5 |
|   | 2.4.3 | 3 Read Operations                | 6 |
|   | 2.4.4 | 4 Counter Modes                  | 7 |
| 3 | Cust  | tom Core Sub-modules             | 8 |
|   | 3.1   | gh_counter_control.vhd           | 8 |
|   | 3.2   | gh_counter_down_16b_bb.vhd       | 9 |
|   | 3.3   | gh_counter_down_4b_bb            | 9 |
|   | 3.4   | gh_div2_bcd_4digits.vhd          | 9 |
|   | 3.5   | gh_div_bcd2.vhd1                 | 0 |
|   | 3.6   | gh_edge_det_XCD_t.vhd            | 0 |
| 4 | Core  | Notes 1                          | 1 |

# 1 Introduction

This core is designed to be a compatible with the Intel 8254 Timer.

Some differences:

The Processor interface is synchronous.

### 1.1 Purpose

- Educational to learn more about SOC design (at lest for me...)
- To provide another example how to make use of the GH VHDL Standard Parts Library.

## 1.2 The VHDL 8254 Timer core License

Copyright (c) 2008 by H LeFevre

Permission is hereby granted, free of charge, to any person obtaining a copy of this OpenCores Project and associated documentation (the "lesser IP"), to use it in the in larger designs (the "greater IP") without restriction, subject to the following conditions:

- 1. The copyright notice is retained in the source files, and if they are modified, the Revision block must updated to identify the changes.
- 2. The lesser IP itself may not be sold, but this restriction is limited to the lesser IP itself, not to any greater IP that it may be used in. (Inclusion on a distribution CD of, for example, OpenSource Projects is not considered a "sale")
- 3. Any greater IP which uses the lesser IP, when distributed as source code or synthesized net list, must include in the documentation an acknowledgement of using the VHDL 8254 Timer core, and the GH VHDL Library (This acknowledgement is not required for the distribution of a fuse map or other hardware implementation in CPLD, FPGA, ASIC or other form of custom IC).
- 4. THE LESSER IP IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED.
- 5. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY ARISING FROM, OR IN CONNECTION WITH THE USE OF THE LESSER IP.

# 2 The Timer Core

Until the document is done (and perhaps later as well), those interested in understanding the Timer better should consult the data sheets for the Intel 8254.

The gh\_vhdl\_library (another <u>www.opencores.org</u> project) is used extensively in this project, and needs to be downloaded separately.

The Timer core includes three identical timers. By default, the interface clock is expected to be asynchronous with the clocks used by the counters. Double clock buffering is used for the control signals crossing the clock domains. There are Boolean generics, independent for each counter, to bypass the double buffering if the same clock is used for the interface and a counter, or if a synchronous clock (different frequency, but with time aligned rising edges) is used.

### 2.1 The Wishbone Processor Interface

A Wishbone Interface is used to by one version of the core. File name: gh\_timer\_8254\_wb.vhd

| Ī/O                   |   | Function                                         |
|-----------------------|---|--------------------------------------------------|
| wb_clk_i              | Ι | Clock, primary clock used in core – not used for |
|                       |   | the baud rate generator, the Tx module, or the   |
|                       |   | Rx module                                        |
| wb_rst_i              | Ι | Asynchronous Reset, active high                  |
| wb_stb_i              | Ι | Data strobe                                      |
| wb_cyc_i              | Ι | Cycle in process                                 |
| wb_we_i               | Ι | Write enable                                     |
| wb_adr_i (1 downto 0) | Ι | Address bus                                      |
| wb_dat_i (7 downto 0) | Ι | Input data bus                                   |
| wb_ack_o              | 0 | Data transfer acknowledge                        |
| wb_dat_o (7 downto 0) | 0 | Output Data bus                                  |

| Name     | 0 20 40 60 80 100 120 140 160 180 200          |
|----------|------------------------------------------------|
| wb_clk_i |                                                |
| wb_rst_i |                                                |
| wb_stb_i |                                                |
| wb_cyc_i |                                                |
| wb_we_i  |                                                |
| wb_adr_i | ( <u>3                                    </u> |
| wb_dat_i | (80                                            |
| wb_ack_o |                                                |
| wb_dat_o | (00 X60 )                                      |

A Write cycle, followed by a Read cycle. The output data (wb\_dat\_o) is valid when wb\_ack\_o is active, and it is held until the next data transfer cycle.

## 2.2 AMBA APB Interface

This AMBA APB bus 3.0 is used by one version of the core. This is the Peripheral bus used by the ARM family of processors. File name: gh\_timer\_8254\_AMBA\_APB.vhd

| I/O                 |   | Function                                         |
|---------------------|---|--------------------------------------------------|
| PCLK                | Ι | Clock, primary clock used in core – not used for |
|                     |   | the baud rate generator, the Tx module, or the   |
|                     |   | Rx module                                        |
| PRESETn             | Ι | Asynchronous Reset, active low                   |
| PSEL                | Ι | Peripheral Select                                |
| PENABLE             | Ι | Peripheral transfer Enable                       |
| PWRITE              | Ι | Peripheral Write / READn Control                 |
| PADDR (1 downto 0)  | Ι | Peripheral Address bus                           |
| PWDATA (7 downto 0) | Ι | Peripheral Data Write bus                        |
| PRDATA (7 downto 0) | 0 | Peripheral Data Read bus                         |

| Name    | 0 20 | <sup>40</sup> | 60<br> | 80<br>. I | , 100<br>, , , , , | · <sup>120</sup> · J | 140         | . <sup>160</sup> | , <sup>180</sup> , 1 | , 200<br>, ns |
|---------|------|---------------|--------|-----------|--------------------|----------------------|-------------|------------------|----------------------|---------------|
| PCLK    |      |               |        |           |                    |                      |             |                  |                      | 8             |
| PRESETn |      |               |        |           |                    |                      |             |                  |                      |               |
| PADDR   | 0    |               | X2     |           | Xo                 |                      | )(1         |                  | <u> </u>             | 8             |
| PSEL    |      |               |        |           |                    |                      |             |                  |                      |               |
| PENABLE |      |               |        |           |                    |                      |             | •                |                      | 18            |
| PWRITE  | 10   |               |        |           |                    |                      |             |                  |                      |               |
| PWDATA  | (30  |               |        |           | X17                |                      |             |                  |                      | - 8 - S       |
| PRDATA  | 00   |               |        |           |                    |                      | <u>)</u> (5 | 5                |                      | 8             |
| PREADY  |      |               |        |           |                    |                      |             |                  |                      | <u></u>       |

A write cycle, followed by a (no wait state) read cycle.

### 2.3 Non Wishbone/AMBA APB Signals

The following signals are not part of a standard bus, but are part of the Timer core.

| I/O                 |   | Function                                              |
|---------------------|---|-------------------------------------------------------|
| clk0, clk1, clk2    | Ι | Clock – each of the three counters has it's own clock |
| gate0, gate1, gate2 | Ι | Gate – each of the three counters has it's own gate   |
| out0, out1, out2    | 0 | Out – each of the three counter has it's own out      |
|                     |   | signal                                                |

### 2.4 Timer Operation

The 8254 timer has three identical programmable down counters. The operation of each counter is based upon how it is programmed. Prior to being programmed, operation is undefined.

For each counter, the control word must be written before the initial count is written. The initial count must follow the count format as specified by the control word (MSB only, LSB only, LSB and then MSB).

### 2.4.1 Address Map

| Address | R/W | Function           |
|---------|-----|--------------------|
| 0       | R/W | Read counter 0     |
| 1       | R/W | Read counter 1     |
| 2       | R/W | Read counter 2     |
| 3       | W   | Control Word write |

### 2.4.2 Control Word Format

| 7   | 6   | 5   | 4   | 3  | 2  | 1  | 0   |
|-----|-----|-----|-----|----|----|----|-----|
| SC1 | SC0 | RW1 | RW0 | M2 | M1 | M0 | BCD |

#### SC – Select Counter

- 00 Select Counter 0
- 01 Select Counter 1
- 10 Select Counter 2
- 11 Read Back Command (see read operations)

#### **<u>RW – Read/Write Control</u>**

00 Counter Latch Command (see read operations)

- 01 Read/Write LSB only
- 10 Read/Write MSB only
- 11 Read/Write LSB, then MSB

#### <u>M – Mode</u>

#### BCD

000 Mode 0 001 Mode 1 x10 Mode 2 x11 Mode 3 100 Mode 4 101 Mode 5

0 binary counter (16 bits)

1 Binary Coded Decimal Counter (4 decades)

### 2.4.3 Read Operations

There are three ways to read a counter:

- 1. A simple read (just read the counter if counter changes during read, may have an invalid value)
- 2. The Counter Latch Command
- 3. The Read Back Command

The Counter Latch Command and the Read Back Command start with a write to the control word.

#### **Data Word for Counter Latch Command**

| 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|-----|---|---|---|---|---|---|
| SC1 | SC0 | 0 | 0 | Х | Х | Х | Х |

#### <u>SC – Select Counter</u>

00 Select Counter 0

01 Select Counter 1

10 Select Counter 2

11 Read Back Command

#### Data Word for Read Back Command

| 7 | 6 | 5     | 4      | 3     | 2     | 1     | 0 |
|---|---|-------|--------|-------|-------|-------|---|
| 1 | 1 | count | status | CNT 2 | CNT 1 | CNT 0 | 0 |

If count = 0, then a 1 in any of the CNT bits will latch that counter to be read If Status = 0, then a 1 in any of the CNT bits will latch status for that counter

#### **Status Word**

| 7   | 6     | 5   | 4   | 3  | 2  | 1  | 0   |
|-----|-------|-----|-----|----|----|----|-----|
| out | Null  | RW1 | RW0 | M2 | M1 | M0 | BCD |
|     | Count |     |     |    |    |    |     |

D7 is state of counters out signal

D6 is NULL Count (0 =count is available for reading)

D5-D0 is Counter programmed mode

Counter Reads follow the format of Counter Write format. If a Read Back Command requests both status and count data, the first read is the Status Word. The counter data is either LSB only, MSB only, or LSB followed by MSB.

### 2.4.4 Counter Modes

The counters in the gh\_timer\_8254 uses only the rising edge of its clock – unlike the Intel original. A Trigger is defined as a rising edge of the counter's Gate input (as sampled by the counters clock). Note: for the non- periodic modes, when the counts reach zero, they will roll over to max value (xFFFF for binary, 9999 for BCD) and continue counting.

#### Mode 0

After the control word is written, OUT is initially low, and will remain low until the Counter reaches 0. OUT then goes high, and remains high until a new count or control word is written.

Gate = 1 enables counting, Gate = 0 disables counter (has no effect on OUT)

#### Mode 1

Once the control word (OUT will be high) and count value are written, a trigger will cause OUT to go low on the next clock pulse. Once the counter reaches zero, OUT will go high until the clock edge after the next trigger.

#### Mode 2

A periodic mode – operates as a divide-by-N counter. OUT will high until the counter reaches a count of 1. OUT will go low for one clock period, and will go high again as the counter reloads with the initial count.

Gate = 1 enables counting, Gate = 0 disables counter If low, OUT will go high. A trigger will reload the initial count.

#### Mode 3

Similar to Mode 2, except that the output has a 50 % duty cycle (for an odd count, the duty cycle will be one clock period off of 50 %).

#### Mode 4

Out will be initially high. When the initial count reaches zero, OUT will go low for one clock period, and go high again. Counting is "triggered" by writing the initial count.

Gate = 1 enables counting, Gate = 0 disables counter (has no effect on OUT)

#### Mode 5

Out will be initially high. When the initial count reaches zero, OUT will go low for one clock period, and go high again.

Gate = 1 enables counting, Gate = 0 disables counter (has no effect on OUT). A trigger will reload the initial count.

# 3 Custom Core Sub-modules

The gh\_timer\_8254 is an example of Modular design using VHDL. It is a combination of custom modules and parts from the gh\_vhdl\_lib library (which is another <u>www.opencors.org</u> project – which must be downloaded separately).

The top level includes the bus interface and the instantiation of three counter control modules (gh\_counter\_control.vhd). It should be noted that each of the counter control modules is designed to be counter 0 – the address and data bits are remapped, as required, at the top level.

The gh\_vhdl\_lib parts are described in the documentation for the library.

| I/O                |   | Function                                       |
|--------------------|---|------------------------------------------------|
| clk_i              | Ι | Interface clock                                |
| rst                | Ι | Asynchronous Reset, active high                |
| ics                | Ι | Chip select                                    |
| dwr                | Ι | Write control                                  |
| iA(1 downto 0)     | Ι | Address bus                                    |
| iD(7 downto 0)     | Ι | Data bus                                       |
| Dat_o (7 downto 0) | 0 | Data Read bus                                  |
| clk                | Ι | Counter clock                                  |
| gate               | Ι | Counter gate                                   |
| rd_busy            | 0 | Busy signal, used to delay the read data       |
|                    |   | acknowledge (needed for when the counter clock |
|                    |   | is much slower than the interface clock)       |
| Cout               | 0 | Counter Out signal                             |

## 3.1 gh\_counter\_control.vhd

The Counter control module holds the counter control registers. It also is where the control signals cross the clock domains (using the gh\_edge\_det\_XCD\_t.vhd module).

The control signals for the 16 bit binary/BCD counter are in this module.

## 3.2 gh\_counter\_down\_16b\_bb.vhd

This is the 16 bit binary/BCD down counter.

| I/O              |   | Function                              |
|------------------|---|---------------------------------------|
| clk              | Ι | clock                                 |
| rst              | Ι | Asynchronous Reset, active high       |
| BCD              | Ι | 1 = BCD counter, $0 = binary$ counter |
| CE               | Ι | Count enable                          |
| LD               | Ι | Load control                          |
| M_CMD            | Ι | Mode command load signal              |
| MODE(2 downto 0) | Ι | Counter Mode                          |
| DI(15 downto 0)  | Ι | Count load value                      |
| Cout             | 0 | Counter out signal                    |
| NULL_C           | 0 | Counter Null bit                      |
| DO(15 downto 0)  | 0 | Count out                             |

The 16 bit counter is built will four, 4 bit binary/BCD down counters.

## 3.3 gh\_counter\_down\_4b\_bb

This is a 4 bit binary/BCD down counter.

| I/O           |   | Function                              |
|---------------|---|---------------------------------------|
| clk           | Ι | clock                                 |
| rst           | Ι | Asynchronous Reset, active high       |
| LOAD          | Ι | Load control                          |
| BCD_EN        | Ι | 1 = BCD counter, $0 = binary$ counter |
| СЕ            | Ι | Count enable                          |
| D(3 downto 0) | Ι | Count load value                      |
| ТС            | 0 | Thermal count for counter             |
| Q(3 downto 0) | 0 | Count out                             |

### 3.4 gh\_div2\_bcd\_4digits.vhd

This module divides a 4 digit BCD number in half. This allows a BCD counter to have a 50 % duty cycle on the out signal.

| I/O     |   | Function    |
|---------|---|-------------|
| BCD_IN  | Ι | Input data  |
| BCD_OUT | 0 | Output data |

## 3.5 gh\_div\_bcd2.vhd

This module will divide a single BCD digit by 2 – includes carry in/out so that it may be cascaded.

| I/O  |   | Function         |
|------|---|------------------|
| CDi  | Ι | carry down input |
| iBCD | Ι | Input data       |
| oBCD | 0 | Output data      |
| CDo  | 0 | carry down out   |

### 3.6 gh\_edge\_det\_XCD\_t.vhd

| I/O  |   | Function                                      |
|------|---|-----------------------------------------------|
| iclk | Ι | Input data clock                              |
| oclk | Ι | Output data closk                             |
| rst  | Ι | Asynchronous Reset, active high               |
| D    | Ι | Input data signal (expected to be synchronous |
|      |   | with iclk)                                    |
| re   | 0 | Rising edge on input data signal detected –   |
|      |   | synchronous with oclk                         |

This module is similar to the gh\_vhdl\_lib part with a similar name. The basic difference is this module has two Boolean generics (same\_clk, sync\_clk). By default, both generics are false. When the two generics are false, the data signal is double registered as it crosses the clock domains – recommended when the interface clock is asynchronous with the counter clock.

If the same clock is used for the interface, as well as the counter, setting the same\_clk generic to true, will bypass the double buffering, allowing the counter to respond to commands faster.

If the clocks are synchronous (the rising edges of the two clocks are aligned in time), but at different frequencies, the sync\_clk generic may be set true.

The generics are set at the top level.

# 4 Core Notes

It could be argued the modules in the core should have a prefix of hal\_. But, since it has a close relationship with the GH VHDL Standard Parts Library, it seems reasonable to use the gh\_ prefix, and save the ego trip for better use elsewhere.