OpenCores

Internal Logic State Analyzer

Project maintainers

Details

Name: log_anal
Created: Nov 26, 2002
Updated: Dec 11, 2002
SVN Updated: Mar 10, 2009
SVN: Browse
Latest version: download (might take a bit to start...)
Statistics: View
Bugs: 0 reported / 0 solved
Star1you like it: star it!

Other project properties

Category:Prototype board
Language:
Development status:Beta
Additional info:
WishBone compliant: Yes
WishBone version: n/a
License:

Description

The internal Logic state Analyser (LA) is a simplified version of a standard logic state analyzer, however it is build-in the prototyped circuit and therefore allows for probing internal signals. The LA at first writes probed signals into its internal memory, and then allows for off-line transfer through WISHBONE bus to a PC where the probed data can be watched. As during design prototyping watched signals are very often changed, the LA is mainly intended for FPGAs and works similarly to Xilinx ChipScope.

Features

Internal memory for on-line data probing and off-line probed data transfer.
Generic number of probed signals : 8, 16 or 32 bits.
Generic depth of acquired data (internal memory size) (16 to 64k).
Software programmable single trigger value (and don’t care).
Software programmable trigger place.
Separate trigger bus with generic width 1 to 32 bits.
Acquired data and trigger clock enable.
Generic single or double clock operation (separate or not clock for data acquisition and system interface).
WISHBONE compatible.

Status

done but testing is still required