OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [arm/] [snds/] [v2_0/] [include/] [pkgconf/] [mlt_arm_snds_ram.h] - Blame information for rev 203

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 27 unneback
// eCos memory layout - Tue Feb 29 14:11:30 2000
2
 
3
// This is a generated file - do not edit
4
 
5
#include <cyg/infra/cyg_type.h>
6
#include <stddef.h>
7
 
8
#define CYGMEM_REGION_ram (0)
9
#define CYGMEM_REGION_ram_SIZE (0x01000000)
10
#define CYGMEM_REGION_ram_ATTR (CYGMEM_REGION_ATTR_R | CYGMEM_REGION_ATTR_W)
11
#ifndef __ASSEMBLER__
12
extern char CYG_LABEL_NAME (__heap1) [];
13
#endif
14
#define CYGMEM_SECTION_heap1 (CYG_LABEL_NAME (__heap1))
15
#define CYGMEM_SECTION_heap1_SIZE (0x01000000 - (size_t) CYG_LABEL_NAME (__heap1))

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.