OpenCores
URL https://opencores.org/ocsvn/test_project/test_project/trunk

Subversion Repositories test_project

[/] [test_project/] [trunk/] [rtl/] [verilog/] [components/] [or1200r2/] [or1200_ic_ram.v] - Blame information for rev 22

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 18 unneback
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's IC RAMs                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of Instruction cache data rams                ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: or1200_ic_ram.v,v $
47
// Revision 1.6  2004/06/08 18:17:36  lampret
48
// Non-functional changes. Coding style fixes.
49
//
50
// Revision 1.5  2004/04/08 11:00:46  simont
51
// Add support for 512B instruction cache.
52
//
53
// Revision 1.4  2004/04/05 08:29:57  lampret
54
// Merged branch_qmem into main tree.
55
//
56
// Revision 1.2.4.1  2003/12/09 11:46:48  simons
57
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
58
//
59
// Revision 1.2  2002/10/17 20:04:40  lampret
60
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
61
//
62
// Revision 1.1  2002/01/03 08:16:15  lampret
63
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
64
//
65
// Revision 1.9  2001/10/21 17:57:16  lampret
66
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
67
//
68
// Revision 1.8  2001/10/14 13:12:09  lampret
69
// MP3 version.
70
//
71
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
72
// no message
73
//
74
// Revision 1.3  2001/08/09 13:39:33  lampret
75
// Major clean-up.
76
//
77
// Revision 1.2  2001/07/22 03:31:54  lampret
78
// Fixed RAM's oen bug. Cache bypass under development.
79
//
80
// Revision 1.1  2001/07/20 00:46:03  lampret
81
// Development version of RTL. Libraries are missing.
82
//
83
//
84
 
85
// synopsys translate_off
86
`include "timescale.v"
87
// synopsys translate_on
88
`include "or1200_defines.v"
89
 
90
module or1200_ic_ram(
91
        // Clock and reset
92
        clk, rst,
93
 
94
`ifdef OR1200_BIST
95
        // RAM BIST
96
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
97
`endif
98
 
99
        // Internal i/f
100
        addr, en, we, datain, dataout
101
);
102
 
103
parameter dw = `OR1200_OPERAND_WIDTH;
104
parameter aw = `OR1200_ICINDX;
105
 
106
//
107
// I/O
108
//
109
input                           clk;
110
input                           rst;
111
input   [aw-1:0]         addr;
112
input                           en;
113
input   [3:0]                    we;
114
input   [dw-1:0]         datain;
115
output  [dw-1:0]         dataout;
116
 
117
`ifdef OR1200_BIST
118
//
119
// RAM BIST
120
//
121
input mbist_si_i;
122
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
123
output mbist_so_o;
124
`endif
125
 
126
`ifdef OR1200_NO_IC
127
 
128
//
129
// Insn cache not implemented
130
//
131
assign dataout = {dw{1'b0}};
132
`ifdef OR1200_BIST
133
assign mbist_so_o = mbist_si_i;
134
`endif
135
 
136
`else
137
 
138
//
139
// Instantiation of IC RAM block
140
//
141
`ifdef OR1200_IC_1W_512B
142
   or1200_spram #
143
     (
144
      .aw(9),
145
      .dw(32)
146
      )
147
`endif
148
`ifdef OR1200_IC_1W_4KB
149
   or1200_spram #
150
     (
151
      .aw(10),
152
      .dw(32)
153
      )
154
`endif
155
`ifdef OR1200_IC_1W_8KB
156
   or1200_spram #
157
     (
158
      .aw(11),
159
      .dw(32)
160
      )
161
`endif
162
   ic_ram0
163
     (
164
`ifdef OR1200_BIST
165
      // RAM BIST
166
      .mbist_si_i(mbist_si_i),
167
      .mbist_so_o(mbist_so_o),
168
      .mbist_ctrl_i(mbist_ctrl_i),
169
`endif
170
      .clk(clk),
171
      .ce(en),
172
      .we(we[0]),
173
      //.oe(1'b1),
174
      .addr(addr),
175
      .di(datain),
176
      .doq(dataout)
177
      );
178
`endif
179
 
180
endmodule
181
 

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.