OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_14/] [rtl/] [verilog/] [eth_clockgen.v] - Blame information for rev 22

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 15 mohor
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  eth_clockgen.v                                              ////
4
////                                                              ////
5
////  This file is part of the Ethernet IP core project           ////
6
////  http://www.opencores.org/cores/ethmac/                      ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Igor Mohor (igorM@opencores.org)                      ////
10
////                                                              ////
11
////  All additional information is avaliable in the Readme.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
//////////////////////////////////////////////////////////////////////
15
////                                                              ////
16
//// Copyright (C) 2001 Authors                                   ////
17
////                                                              ////
18
//// This source file may be used and distributed without         ////
19
//// restriction provided that this copyright statement is not    ////
20
//// removed from the file and that any derivative work contains  ////
21
//// the original copyright notice and the associated disclaimer. ////
22
////                                                              ////
23
//// This source file is free software; you can redistribute it   ////
24
//// and/or modify it under the terms of the GNU Lesser General   ////
25
//// Public License as published by the Free Software Foundation; ////
26
//// either version 2.1 of the License, or (at your option) any   ////
27
//// later version.                                               ////
28
////                                                              ////
29
//// This source is distributed in the hope that it will be       ////
30
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
31
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
32
//// PURPOSE.  See the GNU Lesser General Public License for more ////
33
//// details.                                                     ////
34
////                                                              ////
35
//// You should have received a copy of the GNU Lesser General    ////
36
//// Public License along with this source; if not, download it   ////
37
//// from http://www.opencores.org/lgpl.shtml                     ////
38
////                                                              ////
39
//////////////////////////////////////////////////////////////////////
40
//
41
// CVS Revision History
42
//
43
// $Log: not supported by cvs2svn $
44 22 mohor
// Revision 1.1  2001/08/06 14:44:29  mohor
45
// A define FPGA added to select between Artisan RAM (for ASIC) and Block Ram (For Virtex).
46
// Include files fixed to contain no path.
47
// File names and module names changed ta have a eth_ prologue in the name.
48
// File eth_timescale.v is used to define timescale
49
// All pin names on the top module are changed to contain _I, _O or _OE at the end.
50
// Bidirectional signal MDIO is changed to three signals (Mdc_O, Mdi_I, Mdo_O
51
// and Mdo_OE. The bidirectional signal must be created on the top level. This
52
// is done due to the ASIC tools.
53
//
54 15 mohor
// Revision 1.1  2001/07/30 21:23:42  mohor
55
// Directory structure changed. Files checked and joind together.
56
//
57
// Revision 1.3  2001/06/01 22:28:55  mohor
58
// This files (MIIM) are fully working. They were thoroughly tested. The testbench is not updated.
59
//
60
//
61
 
62 22 mohor
`include "timescale.v"
63 15 mohor
 
64
module eth_clockgen(Clk, Reset, Divider, MdcEn, MdcEn_n, Mdc);
65
 
66
parameter Tp=1;
67
 
68
input       Clk;              // Input clock (Host clock)
69
input       Reset;            // Reset signal
70
input [7:0] Divider;          // Divider (input clock will be divided by the Divider[7:0])
71
 
72
output      Mdc;              // Output clock
73
output      MdcEn;            // Enable signal is asserted for one Clk period before Mdc rises.
74
output      MdcEn_n;          // Enable signal is asserted for one Clk period before Mdc falls.
75
 
76
reg         Mdc;
77
reg   [7:0] Counter;
78
 
79
wire        CountEq0;
80
wire  [7:0] CounterPreset;
81
wire  [7:0] TempDivider;
82
 
83
 
84
assign TempDivider[7:0]   = (Divider[7:0]<2)? 8'h02 : Divider[7:0]; // If smaller than 2
85
assign CounterPreset[7:0] = (TempDivider[7:0]>>1) -1;               // We are counting half of period
86
 
87
 
88
// Counter counts half period
89
always @ (posedge Clk or posedge Reset)
90
begin
91
  if(Reset)
92
    Counter[7:0] <= #Tp 8'h1;
93
  else
94
    begin
95
      if(CountEq0)
96
        begin
97
          Counter[7:0] <= #Tp CounterPreset[7:0];
98
        end
99
      else
100
        Counter[7:0] <= #Tp Counter - 8'h1;
101
    end
102
end
103
 
104
 
105
// Mdc is asserted every other half period
106
always @ (posedge Clk or posedge Reset)
107
begin
108
  if(Reset)
109
    Mdc <= #Tp 1'b0;
110
  else
111
    begin
112
      if(CountEq0)
113
        Mdc <= #Tp ~Mdc;
114
    end
115
end
116
 
117
 
118
assign CountEq0 = Counter == 8'h0;
119
assign MdcEn = CountEq0 & ~Mdc;
120
assign MdcEn_n = CountEq0 & Mdc;
121
 
122
endmodule
123
 
124
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.