OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] [VHDL/] [o8_sys_timer.vhd] - Blame information for rev 244

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 194 jshamlet
-- Copyright (c)2006, 2016, 2019, 2020 Jeremy Seth Henry
2 167 jshamlet
-- All rights reserved.
3
--
4
-- Redistribution and use in source and binary forms, with or without
5
-- modification, are permitted provided that the following conditions are met:
6
--     * Redistributions of source code must retain the above copyright
7
--       notice, this list of conditions and the following disclaimer.
8
--     * Redistributions in binary form must reproduce the above copyright
9
--       notice, this list of conditions and the following disclaimer in the
10
--       documentation and/or other materials provided with the distribution,
11
--       where applicable (as part of a user interface, debugging port, etc.)
12
--
13
-- THIS SOFTWARE IS PROVIDED BY JEREMY SETH HENRY ``AS IS'' AND ANY
14
-- EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
15
-- WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
16
-- DISCLAIMED. IN NO EVENT SHALL JEREMY SETH HENRY BE LIABLE FOR ANY
17
-- DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
18
-- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
19
-- LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
20
-- ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
21 194 jshamlet
-- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
22
-- THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
23 167 jshamlet
--
24 184 jshamlet
-- VHDL Units :  o8_sys_timer
25 167 jshamlet
-- Description:  Provides an 8-bit microsecond resolution timer for generating
26
--            :   periodic interrupts for the Open8 CPU.
27
--
28 242 jshamlet
-- Notes      :  It is possible to set the value to zero, resulting in the
29
--            :   output staying high indefinitely. This may cause an issue if
30
--            :   the output is connected to an interrupt input.
31
--            :  Also provides uSec_Tick as an output
32 180 jshamlet
--
33
-- Revision History
34
-- Author          Date     Change
35
------------------ -------- ---------------------------------------------------
36
-- Seth Henry      07/28/11 Design Start
37
-- Seth Henry      12/19/19 Renamed Tmr_Out to Interrupt
38 210 jshamlet
-- Seth Henry      04/09/20 Modified timer update logic to reset the timer on
39
--                           interval write.
40 224 jshamlet
-- Seth Henry      04/16/20 Modified to use Open8 bus record
41 244 jshamlet
-- Seth Henry      05/18/20 Added write qualification input
42 167 jshamlet
 
43
library ieee;
44
use ieee.std_logic_1164.all;
45
  use ieee.std_logic_unsigned.all;
46
  use ieee.std_logic_arith.all;
47
  use ieee.std_logic_misc.all;
48
 
49
library work;
50
  use work.open8_pkg.all;
51
 
52 184 jshamlet
entity o8_sys_timer is
53 167 jshamlet
generic(
54 210 jshamlet
  Address                    : ADDRESS_TYPE
55 167 jshamlet
);
56
port(
57 223 jshamlet
  Open8_Bus                  : in  OPEN8_BUS_TYPE;
58 244 jshamlet
  Write_Qual                 : in  std_logic := '1';
59 210 jshamlet
  Rd_Data                    : out DATA_TYPE;
60
  Interrupt                  : out std_logic
61 167 jshamlet
);
62
end entity;
63
 
64 184 jshamlet
architecture behave of o8_sys_timer is
65 167 jshamlet
 
66 224 jshamlet
  alias Clock                is Open8_Bus.Clock;
67
  alias Reset                is Open8_Bus.Reset;
68
  alias uSec_Tick            is Open8_Bus.uSec_Tick;
69
 
70 210 jshamlet
  constant User_Addr         : ADDRESS_TYPE := Address;
71 223 jshamlet
  alias  Comp_Addr           is Open8_Bus.Address(15 downto 0);
72 210 jshamlet
  signal Addr_Match          : std_logic := '0';
73 244 jshamlet
 
74
  signal Wr_En_d             : std_logic;
75
  signal Wr_En_q             : std_logic := '0';
76
  alias  Wr_Data_d           is Open8_Bus.Wr_Data;
77 223 jshamlet
  signal Wr_Data_q           : DATA_TYPE := x"00";
78 244 jshamlet
  signal Rd_En_d               : std_logic := '0';
79 210 jshamlet
  signal Rd_En_q             : std_logic := '0';
80 167 jshamlet
 
81 210 jshamlet
  signal Interval            : DATA_TYPE := x"00";
82
  signal Update_Interval     : std_logic;
83
  signal Timer_Cnt           : DATA_TYPE := x"00";
84 167 jshamlet
 
85
begin
86
 
87 210 jshamlet
  Addr_Match                 <= '1' when Comp_Addr = User_Addr else '0';
88 242 jshamlet
  Wr_En_d                    <= Addr_Match and Open8_Bus.Wr_En;
89
  Rd_En_d                    <= Addr_Match and Open8_Bus.Rd_En;
90
 
91 167 jshamlet
  io_reg: process( Clock, Reset )
92
  begin
93
    if( Reset = Reset_Level )then
94 244 jshamlet
      Wr_En_q                <= '0';
95 210 jshamlet
      Wr_Data_q              <= x"00";
96 244 jshamlet
      Rd_En_q                <= '0';
97 210 jshamlet
      Rd_Data                <= OPEN8_NULLBUS;
98
      Interval               <= x"00";
99
      Update_Interval        <= '0';
100 167 jshamlet
    elsif( rising_edge( Clock ) )then
101 244 jshamlet
      Wr_En_q                <= Wr_En_d;
102
      Wr_Data_q              <= Wr_Data_d;
103 242 jshamlet
 
104 244 jshamlet
      Update_Interval        <= Wr_En_q and Write_Qual;
105
      if( Wr_En_q = '1' and Write_Qual = '1' )then
106 211 jshamlet
        Interval             <= Wr_Data_q;
107 167 jshamlet
      end if;
108
 
109 242 jshamlet
      Rd_Data                <= (others => '0');
110 244 jshamlet
      Rd_En_q                <= Rd_En_d;
111
      if( Rd_En_q = '1' )then
112 210 jshamlet
        Rd_Data              <= Interval;
113 167 jshamlet
      end if;
114
    end if;
115
  end process;
116
 
117
  Interval_proc: process( Clock, Reset )
118
  begin
119
    if( Reset = Reset_Level )then
120 210 jshamlet
      Timer_Cnt              <= x"00";
121
      Interrupt              <= '0';
122 167 jshamlet
    elsif( rising_edge(Clock) )then
123 210 jshamlet
      Interrupt              <= '0';
124 224 jshamlet
      Timer_Cnt              <= Timer_Cnt - uSec_Tick;
125 211 jshamlet
      if( Update_Interval = '1' )then
126 210 jshamlet
        Timer_Cnt            <= Interval;
127 211 jshamlet
      elsif( or_reduce(Timer_Cnt) = '0' )then
128
        Timer_Cnt            <= Interval;
129 210 jshamlet
        Interrupt            <= or_reduce(Interval); -- Only trigger on Int > 0
130 167 jshamlet
      end if;
131
    end if;
132
  end process;
133
 
134
end architecture;

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.