OpenCores
URL https://opencores.org/ocsvn/spacewire_light/spacewire_light/trunk

Subversion Repositories spacewire_light

[/] [spacewire_light/] [trunk/] [syn/] [streamtest_gr-xc3s1500/] [streamtest.ucf] - Blame information for rev 5

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 jorisvr
# Constraints for Pender GR-XC3S-1500 board (either revision).
2
 
3
# Board clock, 50 MHz = 20 ns nominal, - 2 ns margin = 18 ns
4
NET "clk" TNM_NET = "clk" ;
5
TIMESPEC "TS_clk" = PERIOD "clk" 18.0 ns ;
6
 
7
# Paths between fastclk and sysclk must be constrained to fastclk period.
8 5 jorisvr
# fastclk = 200 MHz = 5 ns nominal
9
# 3 ns data path + 1 ns source skew + 1 ns destination skew = 5 ns
10 3 jorisvr
NET "sysclk" TNM_NET = "sysclk" ;
11
NET "fastclk" TNM_NET = "fastclk" ;
12 5 jorisvr
TIMESPEC "TS_fast_to_sys" = FROM "fastclk" TO "sysclk" 3 ns DATAPATHONLY ;
13
TIMESPEC "TS_sys_to_fast" = FROM "sysclk" TO "fastclk" 3 ns DATAPATHONLY ;
14
NET "sysclk" MAXSKEW = 1 ns ;
15
NET "fastclk" MAXSKEW = 1 ns ;
16 3 jorisvr
 
17
# Board clock
18
NET "clk"        LOC = "aa12" | IOSTANDARD = LVTTL;
19
 
20
# Note: LEDs use inverted logic
21
NET "led(0)" LOC = "f11" | IOSTANDARD = LVTTL;
22
NET "led(1)" LOC = "e11" | IOSTANDARD = LVTTL;
23
NET "led(2)" LOC = "d11" | IOSTANDARD = LVTTL;
24
NET "led(3)" LOC = "c11" | IOSTANDARD = LVTTL;
25
 
26
NET "btn_reset" LOC = "D19" | IOSTANDARD = LVTTL;
27
NET "btn_clear" LOC = "D21" | IOSTANDARD = LVTTL;
28
 
29
NET "switch(0)"  LOC = "f16" | IOSTANDARD = LVTTL;
30
NET "switch(1)"  LOC = "f13" | IOSTANDARD = LVTTL;
31
NET "switch(2)"  LOC = "f12" | IOSTANDARD = LVTTL;
32
NET "switch(3)"  LOC = "e16" | IOSTANDARD = LVTTL;
33
NET "switch(4)"  LOC = "c22" | IOSTANDARD = LVTTL;
34
NET "switch(5)"  LOC = "c20" | IOSTANDARD = LVTTL;
35
NET "switch(6)"  LOC = "c21" | IOSTANDARD = LVTTL;
36
NET "switch(7)"  LOC = "d20" | IOSTANDARD = LVTTL;
37
 
38
NET "spw_rxdp" LOC = "m1";# | IOSTANDARD = LVDS_25;
39
NET "spw_rxdn" LOC = "m2";# | IOSTANDARD = LVDS_25;
40
NET "spw_rxsp" LOC = "m3";# | IOSTANDARD = LVDS_25;
41
NET "spw_rxsn" LOC = "m4";#  | IOSTANDARD = LVDS_25;
42
NET "spw_txdp" LOC = "n1";# | IOSTANDARD = LVDS_25;
43
NET "spw_txdn" LOC = "n2";# | IOSTANDARD = LVDS_25;
44
NET "spw_txsp" LOC = "n3";# | IOSTANDARD = LVDS_25;
45
NET "spw_txsn" LOC = "n4";# | IOSTANDARD = LVDS_25;
46
 
47
CONFIG PROHIBIT  = "aa14"; #"fpgadata"
48
CONFIG PROHIBIT  = "w12"; #"fpgainit"
49
 

powered by: WebSVN 2.1.0

© copyright 1999-2019 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.