1 |
20 |
jdoin |
--------------------------------------------------------------------------------
|
2 |
|
|
Release 13.1 Trace (nt)
|
3 |
|
|
Copyright (c) 1995-2011 Xilinx, Inc. All rights reserved.
|
4 |
|
|
|
5 |
|
|
C:\Xilinx\13.1\ISE_DS\ISE\bin\nt\unwrapped\trce.exe -intstyle ise -v 3 -s 2 -n
|
6 |
|
|
3 -fastpaths -xml spi_master_atlys_top.twx spi_master_atlys_top.ncd -o
|
7 |
|
|
spi_master_atlys_top.twr spi_master_atlys_top.pcf -ucf spi_master_atlys.ucf
|
8 |
|
|
|
9 |
|
|
Design file: spi_master_atlys_top.ncd
|
10 |
|
|
Physical constraint file: spi_master_atlys_top.pcf
|
11 |
|
|
Device,package,speed: xc6slx45,csg324,C,-2 (PRODUCTION 1.18 2011-04-07)
|
12 |
|
|
Report level: verbose report
|
13 |
|
|
|
14 |
|
|
Environment Variable Effect
|
15 |
|
|
-------------------- ------
|
16 |
|
|
NONE No environment variables were set
|
17 |
|
|
--------------------------------------------------------------------------------
|
18 |
|
|
|
19 |
|
|
INFO:Timing:2698 - No timing constraints found, doing default enumeration.
|
20 |
|
|
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths
|
21 |
|
|
option. All paths that are not constrained will be reported in the
|
22 |
|
|
unconstrained paths section(s) of the report.
|
23 |
|
|
INFO:Timing:3339 - The clock-to-out numbers in this timing report are based on
|
24 |
|
|
a 50 Ohm transmission line loading model. For the details of this model,
|
25 |
|
|
and for more information on accounting for different loading conditions,
|
26 |
|
|
please see the device datasheet.
|
27 |
|
|
|
28 |
|
|
|
29 |
|
|
|
30 |
|
|
Data Sheet report:
|
31 |
|
|
-----------------
|
32 |
|
|
All values displayed in nanoseconds (ns)
|
33 |
|
|
|
34 |
|
|
Setup/Hold to clock gclk_i
|
35 |
|
|
------------+------------+------------+------------+------------+------------------+--------+
|
36 |
|
|
|Max Setup to| Process |Max Hold to | Process | | Clock |
|
37 |
|
|
Source | clk (edge) | Corner | clk (edge) | Corner |Internal Clock(s) | Phase |
|
38 |
|
|
------------+------------+------------+------------+------------+------------------+--------+
|
39 |
|
|
btn_i<0> | 3.278(R)| SLOW | -1.955(R)| FAST |gclk_i_BUFGP | 0.000|
|
40 |
|
|
btn_i<1> | 2.687(R)| SLOW | -1.446(R)| FAST |gclk_i_BUFGP | 0.000|
|
41 |
|
|
btn_i<2> | 2.472(R)| SLOW | -1.378(R)| FAST |gclk_i_BUFGP | 0.000|
|
42 |
|
|
btn_i<3> | 2.485(R)| SLOW | -1.363(R)| FAST |gclk_i_BUFGP | 0.000|
|
43 |
|
|
btn_i<4> | 3.029(R)| SLOW | -1.604(R)| FAST |gclk_i_BUFGP | 0.000|
|
44 |
|
|
btn_i<5> | 2.674(R)| SLOW | -1.430(R)| SLOW |gclk_i_BUFGP | 0.000|
|
45 |
|
|
sw_i<0> | 4.100(R)| SLOW | -2.174(R)| FAST |gclk_i_BUFGP | 0.000|
|
46 |
|
|
sw_i<1> | 5.263(R)| SLOW | -2.981(R)| FAST |gclk_i_BUFGP | 0.000|
|
47 |
|
|
sw_i<2> | 5.340(R)| SLOW | -2.970(R)| FAST |gclk_i_BUFGP | 0.000|
|
48 |
|
|
sw_i<3> | 4.839(R)| SLOW | -2.685(R)| FAST |gclk_i_BUFGP | 0.000|
|
49 |
|
|
sw_i<4> | 3.689(R)| SLOW | -2.001(R)| FAST |gclk_i_BUFGP | 0.000|
|
50 |
|
|
sw_i<5> | 4.210(R)| SLOW | -2.310(R)| FAST |gclk_i_BUFGP | 0.000|
|
51 |
|
|
sw_i<6> | 4.396(R)| SLOW | -2.450(R)| FAST |gclk_i_BUFGP | 0.000|
|
52 |
|
|
sw_i<7> | 4.807(R)| SLOW | -2.644(R)| FAST |gclk_i_BUFGP | 0.000|
|
53 |
|
|
------------+------------+------------+------------+------------+------------------+--------+
|
54 |
|
|
|
55 |
|
|
Clock gclk_i to Pad
|
56 |
|
|
------------+-----------------+------------+-----------------+------------+------------------+--------+
|
57 |
|
|
|Max (slowest) clk| Process |Min (fastest) clk| Process | | Clock |
|
58 |
|
|
Destination | (edge) to PAD | Corner | (edge) to PAD | Corner |Internal Clock(s) | Phase |
|
59 |
|
|
------------+-----------------+------------+-----------------+------------+------------------+--------+
|
60 |
|
|
dbg_o<4> | 10.189(R)| SLOW | 4.245(R)| FAST |gclk_i_BUFGP | 0.000|
|
61 |
|
|
dbg_o<5> | 10.661(R)| SLOW | 4.525(R)| FAST |gclk_i_BUFGP | 0.000|
|
62 |
|
|
dbg_o<7> | 10.584(R)| SLOW | 4.515(R)| FAST |gclk_i_BUFGP | 0.000|
|
63 |
|
|
dbg_o<8> | 10.546(R)| SLOW | 4.517(R)| FAST |gclk_i_BUFGP | 0.000|
|
64 |
|
|
dbg_o<9> | 10.444(R)| SLOW | 4.424(R)| FAST |gclk_i_BUFGP | 0.000|
|
65 |
|
|
dbg_o<10> | 11.747(R)| SLOW | 5.263(R)| FAST |gclk_i_BUFGP | 0.000|
|
66 |
|
|
dbg_o<11> | 10.850(R)| SLOW | 4.663(R)| FAST |gclk_i_BUFGP | 0.000|
|
67 |
|
|
led_o<0> | 9.978(R)| SLOW | 4.140(R)| FAST |gclk_i_BUFGP | 0.000|
|
68 |
|
|
led_o<1> | 9.999(R)| SLOW | 4.146(R)| FAST |gclk_i_BUFGP | 0.000|
|
69 |
|
|
led_o<2> | 9.969(R)| SLOW | 4.128(R)| FAST |gclk_i_BUFGP | 0.000|
|
70 |
|
|
led_o<3> | 9.554(R)| SLOW | 3.890(R)| FAST |gclk_i_BUFGP | 0.000|
|
71 |
|
|
led_o<4> | 10.087(R)| SLOW | 4.246(R)| FAST |gclk_i_BUFGP | 0.000|
|
72 |
|
|
led_o<5> | 16.607(R)| SLOW | 8.007(R)| FAST |gclk_i_BUFGP | 0.000|
|
73 |
|
|
led_o<6> | 11.948(R)| SLOW | 5.282(R)| FAST |gclk_i_BUFGP | 0.000|
|
74 |
|
|
led_o<7> | 11.126(R)| SLOW | 4.792(R)| FAST |gclk_i_BUFGP | 0.000|
|
75 |
|
|
m_do_o<0> | 9.589(R)| SLOW | 3.927(R)| FAST |gclk_i_BUFGP | 0.000|
|
76 |
|
|
m_do_o<1> | 9.834(R)| SLOW | 4.096(R)| FAST |gclk_i_BUFGP | 0.000|
|
77 |
|
|
m_do_o<2> | 9.806(R)| SLOW | 4.063(R)| FAST |gclk_i_BUFGP | 0.000|
|
78 |
|
|
m_do_o<3> | 9.369(R)| SLOW | 3.801(R)| FAST |gclk_i_BUFGP | 0.000|
|
79 |
|
|
m_do_o<4> | 9.464(R)| SLOW | 3.837(R)| FAST |gclk_i_BUFGP | 0.000|
|
80 |
|
|
m_do_o<5> | 9.704(R)| SLOW | 4.008(R)| FAST |gclk_i_BUFGP | 0.000|
|
81 |
|
|
m_do_o<6> | 9.672(R)| SLOW | 3.966(R)| FAST |gclk_i_BUFGP | 0.000|
|
82 |
|
|
m_do_o<7> | 9.539(R)| SLOW | 3.912(R)| FAST |gclk_i_BUFGP | 0.000|
|
83 |
|
|
m_state_o<0>| 11.606(R)| SLOW | 5.188(R)| FAST |gclk_i_BUFGP | 0.000|
|
84 |
|
|
m_state_o<1>| 11.499(R)| SLOW | 5.055(R)| FAST |gclk_i_BUFGP | 0.000|
|
85 |
|
|
m_state_o<2>| 11.467(R)| SLOW | 5.046(R)| FAST |gclk_i_BUFGP | 0.000|
|
86 |
|
|
m_state_o<3>| 11.607(R)| SLOW | 5.144(R)| FAST |gclk_i_BUFGP | 0.000|
|
87 |
|
|
spi_miso_o | 13.517(R)| SLOW | 5.528(R)| FAST |gclk_i_BUFGP | 0.000|
|
88 |
|
|
spi_mosi_o | 13.405(R)| SLOW | 5.552(R)| FAST |gclk_i_BUFGP | 0.000|
|
89 |
|
|
spi_sck_o | 11.665(R)| SLOW | 5.240(R)| FAST |gclk_i_BUFGP | 0.000|
|
90 |
|
|
spi_ssel_o | 12.854(R)| SLOW | 5.876(R)| FAST |gclk_i_BUFGP | 0.000|
|
91 |
|
|
------------+-----------------+------------+-----------------+------------+------------------+--------+
|
92 |
|
|
|
93 |
|
|
Clock to Setup on destination clock gclk_i
|
94 |
|
|
---------------+---------+---------+---------+---------+
|
95 |
|
|
| Src:Rise| Src:Fall| Src:Rise| Src:Fall|
|
96 |
|
|
Source Clock |Dest:Rise|Dest:Rise|Dest:Fall|Dest:Fall|
|
97 |
|
|
---------------+---------+---------+---------+---------+
|
98 |
|
|
gclk_i | 5.299| | | |
|
99 |
|
|
---------------+---------+---------+---------+---------+
|
100 |
|
|
|
101 |
|
|
|
102 |
|
|
Analysis completed Wed Aug 10 22:57:08 2011
|
103 |
|
|
--------------------------------------------------------------------------------
|
104 |
|
|
|
105 |
|
|
Trace Settings:
|
106 |
|
|
-------------------------
|
107 |
|
|
Trace Settings
|
108 |
|
|
|
109 |
|
|
Peak Memory Usage: 180 MB
|
110 |
|
|
|
111 |
|
|
|
112 |
|
|
|