1 |
20 |
jdoin |
<HTML><HEAD><TITLE>Xilinx Design Summary</TITLE></HEAD>
|
2 |
|
|
<BODY TEXT='#000000' BGCOLOR='#FFFFFF' LINK='#0000EE' VLINK='#551A8B' ALINK='#FF0000'>
|
3 |
|
|
<TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
4 |
|
|
<TR ALIGN=CENTER BGCOLOR='#99CCFF'>
|
5 |
21 |
jdoin |
<TD ALIGN=CENTER COLSPAN='4'><B>spi_master_atlys_top Project Status</B></TD></TR>
|
6 |
20 |
jdoin |
<TR ALIGN=LEFT>
|
7 |
|
|
<TD BGCOLOR='#FFFF99'><B>Project File:</B></TD>
|
8 |
|
|
<TD>spi_ms_atlys.xise</TD>
|
9 |
|
|
<TD BGCOLOR='#FFFF99'><b>Parser Errors:</b></TD>
|
10 |
|
|
<TD> No Errors </TD>
|
11 |
|
|
</TR>
|
12 |
|
|
<TR ALIGN=LEFT>
|
13 |
|
|
<TD BGCOLOR='#FFFF99'><B>Module Name:</B></TD>
|
14 |
|
|
<TD>spi_master_atlys_top</TD>
|
15 |
|
|
<TD BGCOLOR='#FFFF99'><B>Implementation State:</B></TD>
|
16 |
21 |
jdoin |
<TD>Synthesized</TD>
|
17 |
20 |
jdoin |
</TR>
|
18 |
|
|
<TR ALIGN=LEFT>
|
19 |
|
|
<TD BGCOLOR='#FFFF99'><B>Target Device:</B></TD>
|
20 |
|
|
<TD>xc6slx45-2csg324</TD>
|
21 |
|
|
<TD BGCOLOR='#FFFF99'><UL><LI><B>Errors:</B></LI></UL></TD>
|
22 |
21 |
jdoin |
<TD> </TD>
|
23 |
20 |
jdoin |
</TR>
|
24 |
|
|
<TR ALIGN=LEFT>
|
25 |
|
|
<TD BGCOLOR='#FFFF99'><B>Product Version:</B></TD><TD>ISE 13.1</TD>
|
26 |
|
|
<TD BGCOLOR='#FFFF99'><UL><LI><B>Warnings:</B></LI></UL></TD>
|
27 |
21 |
jdoin |
<TD> </TD>
|
28 |
20 |
jdoin |
</TR>
|
29 |
|
|
<TR ALIGN=LEFT>
|
30 |
|
|
<TD BGCOLOR='#FFFF99'><B>Design Goal:</B></dif></TD>
|
31 |
|
|
<TD>Balanced</TD>
|
32 |
|
|
<TD BGCOLOR='#FFFF99'><UL><LI><B>Routing Results:</B></LI></UL></TD>
|
33 |
|
|
<TD>
|
34 |
21 |
jdoin |
All Signals Completely Routed</TD>
|
35 |
20 |
jdoin |
</TR>
|
36 |
|
|
<TR ALIGN=LEFT>
|
37 |
|
|
<TD BGCOLOR='#FFFF99'><B>Design Strategy:</B></dif></TD>
|
38 |
|
|
<TD><A HREF_DISABLED='Xilinx Default (unlocked)?&DataKey=Strategy'>Xilinx Default (unlocked)</A></TD>
|
39 |
|
|
<TD BGCOLOR='#FFFF99'><UL><LI><B>Timing Constraints:</B></LI></UL></TD>
|
40 |
|
|
<TD>
|
41 |
21 |
jdoin |
<A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top.ptwx?&DataKey=ConstraintsData'>All Constraints Met</A></TD>
|
42 |
20 |
jdoin |
</TR>
|
43 |
|
|
<TR ALIGN=LEFT>
|
44 |
|
|
<TD BGCOLOR='#FFFF99'><B>Environment:</B></dif></TD>
|
45 |
21 |
jdoin |
<TD> </TD>
|
46 |
20 |
jdoin |
<TD BGCOLOR='#FFFF99'><UL><LI><B>Final Timing Score:</B></LI></UL></TD>
|
47 |
21 |
jdoin |
<TD>0 </TD>
|
48 |
20 |
jdoin |
</TR>
|
49 |
|
|
</TABLE>
|
50 |
|
|
|
51 |
|
|
|
52 |
|
|
|
53 |
|
|
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
54 |
|
|
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='5'><B>Device Utilization Summary</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DeviceUtilizationSummary"><B>[-]</B></a></TD></TR>
|
55 |
|
|
<TR ALIGN=CENTER BGCOLOR='#FFFF99'>
|
56 |
|
|
<TD ALIGN=LEFT><B>Slice Logic Utilization</B></TD><TD><B>Used</B></TD><TD><B>Available</B></TD><TD><B>Utilization</B></TD><TD COLSPAN='2'><B>Note(s)</B></TD>
|
57 |
|
|
</TR>
|
58 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice Registers</TD>
|
59 |
|
|
<TD ALIGN=RIGHT>209</TD>
|
60 |
|
|
<TD ALIGN=RIGHT>54,576</TD>
|
61 |
|
|
<TD ALIGN=RIGHT>1%</TD>
|
62 |
|
|
<TD COLSPAN='2'> </TD>
|
63 |
|
|
</TR>
|
64 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Flip Flops</TD>
|
65 |
|
|
<TD ALIGN=RIGHT>209</TD>
|
66 |
|
|
<TD> </TD>
|
67 |
|
|
<TD> </TD>
|
68 |
|
|
<TD COLSPAN='2'> </TD>
|
69 |
|
|
</TR>
|
70 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Latches</TD>
|
71 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
72 |
|
|
<TD> </TD>
|
73 |
|
|
<TD> </TD>
|
74 |
|
|
<TD COLSPAN='2'> </TD>
|
75 |
|
|
</TR>
|
76 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Latch-thrus</TD>
|
77 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
78 |
|
|
<TD> </TD>
|
79 |
|
|
<TD> </TD>
|
80 |
|
|
<TD COLSPAN='2'> </TD>
|
81 |
|
|
</TR>
|
82 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as AND/OR logics</TD>
|
83 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
84 |
|
|
<TD> </TD>
|
85 |
|
|
<TD> </TD>
|
86 |
|
|
<TD COLSPAN='2'> </TD>
|
87 |
|
|
</TR>
|
88 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of Slice LUTs</TD>
|
89 |
|
|
<TD ALIGN=RIGHT>145</TD>
|
90 |
|
|
<TD ALIGN=RIGHT>27,288</TD>
|
91 |
|
|
<TD ALIGN=RIGHT>1%</TD>
|
92 |
|
|
<TD COLSPAN='2'> </TD>
|
93 |
|
|
</TR>
|
94 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as logic</TD>
|
95 |
|
|
<TD ALIGN=RIGHT>127</TD>
|
96 |
|
|
<TD ALIGN=RIGHT>27,288</TD>
|
97 |
|
|
<TD ALIGN=RIGHT>1%</TD>
|
98 |
|
|
<TD COLSPAN='2'> </TD>
|
99 |
|
|
</TR>
|
100 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O6 output only</TD>
|
101 |
|
|
<TD ALIGN=RIGHT>75</TD>
|
102 |
|
|
<TD> </TD>
|
103 |
|
|
<TD> </TD>
|
104 |
|
|
<TD COLSPAN='2'> </TD>
|
105 |
|
|
</TR>
|
106 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O5 output only</TD>
|
107 |
|
|
<TD ALIGN=RIGHT>13</TD>
|
108 |
|
|
<TD> </TD>
|
109 |
|
|
<TD> </TD>
|
110 |
|
|
<TD COLSPAN='2'> </TD>
|
111 |
|
|
</TR>
|
112 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O5 and O6</TD>
|
113 |
|
|
<TD ALIGN=RIGHT>39</TD>
|
114 |
|
|
<TD> </TD>
|
115 |
|
|
<TD> </TD>
|
116 |
|
|
<TD COLSPAN='2'> </TD>
|
117 |
|
|
</TR>
|
118 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as ROM</TD>
|
119 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
120 |
|
|
<TD> </TD>
|
121 |
|
|
<TD> </TD>
|
122 |
|
|
<TD COLSPAN='2'> </TD>
|
123 |
|
|
</TR>
|
124 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Memory</TD>
|
125 |
|
|
<TD ALIGN=RIGHT>4</TD>
|
126 |
|
|
<TD ALIGN=RIGHT>6,408</TD>
|
127 |
|
|
<TD ALIGN=RIGHT>1%</TD>
|
128 |
|
|
<TD COLSPAN='2'> </TD>
|
129 |
|
|
</TR>
|
130 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Dual Port RAM</TD>
|
131 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
132 |
|
|
<TD> </TD>
|
133 |
|
|
<TD> </TD>
|
134 |
|
|
<TD COLSPAN='2'> </TD>
|
135 |
|
|
</TR>
|
136 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Single Port RAM</TD>
|
137 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
138 |
|
|
<TD> </TD>
|
139 |
|
|
<TD> </TD>
|
140 |
|
|
<TD COLSPAN='2'> </TD>
|
141 |
|
|
</TR>
|
142 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as Shift Register</TD>
|
143 |
|
|
<TD ALIGN=RIGHT>4</TD>
|
144 |
|
|
<TD> </TD>
|
145 |
|
|
<TD> </TD>
|
146 |
|
|
<TD COLSPAN='2'> </TD>
|
147 |
|
|
</TR>
|
148 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O6 output only</TD>
|
149 |
|
|
<TD ALIGN=RIGHT>4</TD>
|
150 |
|
|
<TD> </TD>
|
151 |
|
|
<TD> </TD>
|
152 |
|
|
<TD COLSPAN='2'> </TD>
|
153 |
|
|
</TR>
|
154 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O5 output only</TD>
|
155 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
156 |
|
|
<TD> </TD>
|
157 |
|
|
<TD> </TD>
|
158 |
|
|
<TD COLSPAN='2'> </TD>
|
159 |
|
|
</TR>
|
160 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number using O5 and O6</TD>
|
161 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
162 |
|
|
<TD> </TD>
|
163 |
|
|
<TD> </TD>
|
164 |
|
|
<TD COLSPAN='2'> </TD>
|
165 |
|
|
</TR>
|
166 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used exclusively as route-thrus</TD>
|
167 |
|
|
<TD ALIGN=RIGHT>14</TD>
|
168 |
|
|
<TD> </TD>
|
169 |
|
|
<TD> </TD>
|
170 |
|
|
<TD COLSPAN='2'> </TD>
|
171 |
|
|
</TR>
|
172 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with same-slice register load</TD>
|
173 |
|
|
<TD ALIGN=RIGHT>12</TD>
|
174 |
|
|
<TD> </TD>
|
175 |
|
|
<TD> </TD>
|
176 |
|
|
<TD COLSPAN='2'> </TD>
|
177 |
|
|
</TR>
|
178 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with same-slice carry load</TD>
|
179 |
|
|
<TD ALIGN=RIGHT>2</TD>
|
180 |
|
|
<TD> </TD>
|
181 |
|
|
<TD> </TD>
|
182 |
|
|
<TD COLSPAN='2'> </TD>
|
183 |
|
|
</TR>
|
184 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with other load</TD>
|
185 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
186 |
|
|
<TD> </TD>
|
187 |
|
|
<TD> </TD>
|
188 |
|
|
<TD COLSPAN='2'> </TD>
|
189 |
|
|
</TR>
|
190 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of occupied Slices</TD>
|
191 |
|
|
<TD ALIGN=RIGHT>91</TD>
|
192 |
|
|
<TD ALIGN=RIGHT>6,822</TD>
|
193 |
|
|
<TD ALIGN=RIGHT>1%</TD>
|
194 |
|
|
<TD COLSPAN='2'> </TD>
|
195 |
|
|
</TR>
|
196 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of LUT Flip Flop pairs used</TD>
|
197 |
|
|
<TD ALIGN=RIGHT>225</TD>
|
198 |
|
|
<TD> </TD>
|
199 |
|
|
<TD> </TD>
|
200 |
|
|
<TD COLSPAN='2'> </TD>
|
201 |
|
|
</TR>
|
202 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with an unused Flip Flop</TD>
|
203 |
|
|
<TD ALIGN=RIGHT>49</TD>
|
204 |
|
|
<TD ALIGN=RIGHT>225</TD>
|
205 |
|
|
<TD ALIGN=RIGHT>21%</TD>
|
206 |
|
|
<TD COLSPAN='2'> </TD>
|
207 |
|
|
</TR>
|
208 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number with an unused LUT</TD>
|
209 |
|
|
<TD ALIGN=RIGHT>80</TD>
|
210 |
|
|
<TD ALIGN=RIGHT>225</TD>
|
211 |
|
|
<TD ALIGN=RIGHT>35%</TD>
|
212 |
|
|
<TD COLSPAN='2'> </TD>
|
213 |
|
|
</TR>
|
214 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number of fully used LUT-FF pairs</TD>
|
215 |
|
|
<TD ALIGN=RIGHT>96</TD>
|
216 |
|
|
<TD ALIGN=RIGHT>225</TD>
|
217 |
|
|
<TD ALIGN=RIGHT>42%</TD>
|
218 |
|
|
<TD COLSPAN='2'> </TD>
|
219 |
|
|
</TR>
|
220 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number of unique control sets</TD>
|
221 |
|
|
<TD ALIGN=RIGHT>25</TD>
|
222 |
|
|
<TD> </TD>
|
223 |
|
|
<TD> </TD>
|
224 |
|
|
<TD COLSPAN='2'> </TD>
|
225 |
|
|
</TR>
|
226 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number of slice register sites lost<BR> to control set restrictions</TD>
|
227 |
|
|
<TD ALIGN=RIGHT>59</TD>
|
228 |
|
|
<TD ALIGN=RIGHT>54,576</TD>
|
229 |
|
|
<TD ALIGN=RIGHT>1%</TD>
|
230 |
|
|
<TD COLSPAN='2'> </TD>
|
231 |
|
|
</TR>
|
232 |
21 |
jdoin |
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of bonded <A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top_map.xrpt?&DataKey=IOBProperties'>IOBs</A></TD>
|
233 |
20 |
jdoin |
<TD ALIGN=RIGHT>63</TD>
|
234 |
|
|
<TD ALIGN=RIGHT>218</TD>
|
235 |
|
|
<TD ALIGN=RIGHT>28%</TD>
|
236 |
|
|
<TD COLSPAN='2'> </TD>
|
237 |
|
|
</TR>
|
238 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number of LOCed IOBs</TD>
|
239 |
|
|
<TD ALIGN=RIGHT>43</TD>
|
240 |
|
|
<TD ALIGN=RIGHT>63</TD>
|
241 |
|
|
<TD ALIGN=RIGHT>68%</TD>
|
242 |
|
|
<TD COLSPAN='2'> </TD>
|
243 |
|
|
</TR>
|
244 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of RAMB16BWERs</TD>
|
245 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
246 |
|
|
<TD ALIGN=RIGHT>116</TD>
|
247 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
248 |
|
|
<TD COLSPAN='2'> </TD>
|
249 |
|
|
</TR>
|
250 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of RAMB8BWERs</TD>
|
251 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
252 |
|
|
<TD ALIGN=RIGHT>232</TD>
|
253 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
254 |
|
|
<TD COLSPAN='2'> </TD>
|
255 |
|
|
</TR>
|
256 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFIO2/BUFIO2_2CLKs</TD>
|
257 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
258 |
|
|
<TD ALIGN=RIGHT>32</TD>
|
259 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
260 |
|
|
<TD COLSPAN='2'> </TD>
|
261 |
|
|
</TR>
|
262 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFIO2FB/BUFIO2FB_2CLKs</TD>
|
263 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
264 |
|
|
<TD ALIGN=RIGHT>32</TD>
|
265 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
266 |
|
|
<TD COLSPAN='2'> </TD>
|
267 |
|
|
</TR>
|
268 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFG/BUFGMUXs</TD>
|
269 |
|
|
<TD ALIGN=RIGHT>2</TD>
|
270 |
|
|
<TD ALIGN=RIGHT>16</TD>
|
271 |
|
|
<TD ALIGN=RIGHT>12%</TD>
|
272 |
|
|
<TD COLSPAN='2'> </TD>
|
273 |
|
|
</TR>
|
274 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as BUFGs</TD>
|
275 |
|
|
<TD ALIGN=RIGHT>2</TD>
|
276 |
|
|
<TD> </TD>
|
277 |
|
|
<TD> </TD>
|
278 |
|
|
<TD COLSPAN='2'> </TD>
|
279 |
|
|
</TR>
|
280 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT> Number used as BUFGMUX</TD>
|
281 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
282 |
|
|
<TD> </TD>
|
283 |
|
|
<TD> </TD>
|
284 |
|
|
<TD COLSPAN='2'> </TD>
|
285 |
|
|
</TR>
|
286 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of DCM/DCM_CLKGENs</TD>
|
287 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
288 |
|
|
<TD ALIGN=RIGHT>8</TD>
|
289 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
290 |
|
|
<TD COLSPAN='2'> </TD>
|
291 |
|
|
</TR>
|
292 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of ILOGIC2/ISERDES2s</TD>
|
293 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
294 |
|
|
<TD ALIGN=RIGHT>376</TD>
|
295 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
296 |
|
|
<TD COLSPAN='2'> </TD>
|
297 |
|
|
</TR>
|
298 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of IODELAY2/IODRP2/IODRP2_MCBs</TD>
|
299 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
300 |
|
|
<TD ALIGN=RIGHT>376</TD>
|
301 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
302 |
|
|
<TD COLSPAN='2'> </TD>
|
303 |
|
|
</TR>
|
304 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of OLOGIC2/OSERDES2s</TD>
|
305 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
306 |
|
|
<TD ALIGN=RIGHT>376</TD>
|
307 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
308 |
|
|
<TD COLSPAN='2'> </TD>
|
309 |
|
|
</TR>
|
310 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BSCANs</TD>
|
311 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
312 |
|
|
<TD ALIGN=RIGHT>4</TD>
|
313 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
314 |
|
|
<TD COLSPAN='2'> </TD>
|
315 |
|
|
</TR>
|
316 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFHs</TD>
|
317 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
318 |
|
|
<TD ALIGN=RIGHT>256</TD>
|
319 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
320 |
|
|
<TD COLSPAN='2'> </TD>
|
321 |
|
|
</TR>
|
322 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFPLLs</TD>
|
323 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
324 |
|
|
<TD ALIGN=RIGHT>8</TD>
|
325 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
326 |
|
|
<TD COLSPAN='2'> </TD>
|
327 |
|
|
</TR>
|
328 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of BUFPLL_MCBs</TD>
|
329 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
330 |
|
|
<TD ALIGN=RIGHT>4</TD>
|
331 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
332 |
|
|
<TD COLSPAN='2'> </TD>
|
333 |
|
|
</TR>
|
334 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of DSP48A1s</TD>
|
335 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
336 |
|
|
<TD ALIGN=RIGHT>58</TD>
|
337 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
338 |
|
|
<TD COLSPAN='2'> </TD>
|
339 |
|
|
</TR>
|
340 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of ICAPs</TD>
|
341 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
342 |
|
|
<TD ALIGN=RIGHT>1</TD>
|
343 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
344 |
|
|
<TD COLSPAN='2'> </TD>
|
345 |
|
|
</TR>
|
346 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of MCBs</TD>
|
347 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
348 |
|
|
<TD ALIGN=RIGHT>2</TD>
|
349 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
350 |
|
|
<TD COLSPAN='2'> </TD>
|
351 |
|
|
</TR>
|
352 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of PCILOGICSEs</TD>
|
353 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
354 |
|
|
<TD ALIGN=RIGHT>2</TD>
|
355 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
356 |
|
|
<TD COLSPAN='2'> </TD>
|
357 |
|
|
</TR>
|
358 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of PLL_ADVs</TD>
|
359 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
360 |
|
|
<TD ALIGN=RIGHT>4</TD>
|
361 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
362 |
|
|
<TD COLSPAN='2'> </TD>
|
363 |
|
|
</TR>
|
364 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of PMVs</TD>
|
365 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
366 |
|
|
<TD ALIGN=RIGHT>1</TD>
|
367 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
368 |
|
|
<TD COLSPAN='2'> </TD>
|
369 |
|
|
</TR>
|
370 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of STARTUPs</TD>
|
371 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
372 |
|
|
<TD ALIGN=RIGHT>1</TD>
|
373 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
374 |
|
|
<TD COLSPAN='2'> </TD>
|
375 |
|
|
</TR>
|
376 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Number of SUSPEND_SYNCs</TD>
|
377 |
|
|
<TD ALIGN=RIGHT>0</TD>
|
378 |
|
|
<TD ALIGN=RIGHT>1</TD>
|
379 |
|
|
<TD ALIGN=RIGHT>0%</TD>
|
380 |
|
|
<TD COLSPAN='2'> </TD>
|
381 |
|
|
</TR>
|
382 |
|
|
<TR ALIGN=RIGHT><TD ALIGN=LEFT>Average Fanout of Non-Clock Nets</TD>
|
383 |
|
|
<TD ALIGN=RIGHT>2.81</TD>
|
384 |
|
|
<TD> </TD>
|
385 |
|
|
<TD> </TD>
|
386 |
|
|
<TD COLSPAN='2'> </TD>
|
387 |
|
|
</TR>
|
388 |
|
|
</TABLE>
|
389 |
|
|
|
390 |
|
|
|
391 |
|
|
|
392 |
|
|
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
393 |
|
|
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='4'><B>Performance Summary</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=PerformanceSummary"><B>[-]</B></a></TD></TR>
|
394 |
|
|
<TR ALIGN=LEFT>
|
395 |
|
|
<TD BGCOLOR='#FFFF99'><B>Final Timing Score:</B></TD>
|
396 |
|
|
<TD>0 (Setup: 0, Hold: 0)</TD>
|
397 |
|
|
<TD BGCOLOR='#FFFF99'><B>Pinout Data:</B></TD>
|
398 |
21 |
jdoin |
<TD COLSPAN='2'><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top_par.xrpt?&DataKey=PinoutData'>Pinout Report</A></TD>
|
399 |
20 |
jdoin |
</TR>
|
400 |
|
|
<TR ALIGN=LEFT>
|
401 |
|
|
<TD BGCOLOR='#FFFF99'><B>Routing Results:</B></TD><TD>
|
402 |
21 |
jdoin |
All Signals Completely Routed</TD>
|
403 |
20 |
jdoin |
<TD BGCOLOR='#FFFF99'><B>Clock Data:</B></TD>
|
404 |
21 |
jdoin |
<TD COLSPAN='2'><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top_par.xrpt?&DataKey=ClocksData'>Clock Report</A></TD>
|
405 |
20 |
jdoin |
</TR>
|
406 |
|
|
<TR ALIGN=LEFT>
|
407 |
|
|
<TD BGCOLOR='#FFFF99'><B>Timing Constraints:</B></TD>
|
408 |
|
|
<TD>
|
409 |
21 |
jdoin |
<A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top.ptwx?&DataKey=ConstraintsData'>All Constraints Met</A></TD>
|
410 |
20 |
jdoin |
<TD BGCOLOR='#FFFF99'><B> </B></TD>
|
411 |
|
|
<TD COLSPAN='2'> </TD>
|
412 |
|
|
</TABLE>
|
413 |
|
|
|
414 |
|
|
|
415 |
|
|
|
416 |
|
|
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
417 |
|
|
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='6'><B>Detailed Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=DetailedReports"><B>[-]</B></a></TD></TR>
|
418 |
|
|
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD><B>Generated</B></TD>
|
419 |
|
|
<TD ALIGN=LEFT><B>Errors</B></TD><TD ALIGN=LEFT><B>Warnings</B></TD><TD ALIGN=LEFT COLSPAN='2'><B>Infos</B></TD></TR>
|
420 |
21 |
jdoin |
<TR ALIGN=LEFT><TD><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top.syr'>Synthesis Report</A></TD><TD>Current</TD><TD>qua 10. ago 22:56:21 2011</TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
421 |
|
|
<TR ALIGN=LEFT><TD>Translation Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
422 |
|
|
<TR ALIGN=LEFT><TD><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top_map.mrp'>Map Report</A></TD><TD>Current</TD><TD>qua 10. ago 22:56:49 2011</TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
423 |
|
|
<TR ALIGN=LEFT><TD><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top.par'>Place and Route Report</A></TD><TD>Current</TD><TD>qua 10. ago 22:57:01 2011</TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
424 |
20 |
jdoin |
<TR ALIGN=LEFT><TD>Power Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
425 |
21 |
jdoin |
<TR ALIGN=LEFT><TD><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top.twr'>Post-PAR Static Timing Report</A></TD><TD>Current</TD><TD>qua 10. ago 22:57:08 2011</TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
426 |
|
|
<TR ALIGN=LEFT><TD>Bitgen Report</TD><TD> </TD><TD> </TD><TD> </TD><TD> </TD><TD COLSPAN='2'> </TD></TR>
|
427 |
20 |
jdoin |
</TABLE>
|
428 |
|
|
<BR><TABLE BORDER CELLSPACING=0 CELLPADDING=3 WIDTH='100%'>
|
429 |
|
|
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD ALIGN=CENTER COLSPAN='3'><B>Secondary Reports</B></TD><TD ALIGN=RIGHT WIDTH='10%'COLSPAN=1> <A HREF_DISABLED="?&ExpandedTable=SecondaryReports"><B>[-]</B></a></TD></TR>
|
430 |
|
|
<TR BGCOLOR='#FFFF99'><TD><B>Report Name</B></TD><TD><B>Status</B></TD><TD COLSPAN='2'><B>Generated</B></TD></TR>
|
431 |
21 |
jdoin |
<TR ALIGN=LEFT><TD><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\spi_master_atlys_top_map.psr'>Physical Synthesis Report</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>qua 10. ago 22:56:49 2011</TD></TR>
|
432 |
|
|
<TR ALIGN=LEFT><TD><A HREF_DISABLED='D:/Dropbox/VHDL_training/OpenCores/spi_master_slave/spi_master_slave/trunk/syn\usage_statistics_webtalk.html'>WebTalk Report</A></TD><TD>Out of Date</TD><TD COLSPAN='2'>qua 10. ago 22:59:16 2011</TD></TR>
|
433 |
20 |
jdoin |
</TABLE>
|
434 |
|
|
|
435 |
|
|
|
436 |
21 |
jdoin |
<br><center><b>Date Generated:</b> 08/11/2011 - 18:45:24</center>
|
437 |
20 |
jdoin |
</BODY></HTML>
|