OpenCores
URL https://opencores.org/ocsvn/z80soc/z80soc/trunk

Subversion Repositories z80soc

[/] [z80soc/] [trunk/] [V0.7.3/] [DE1/] [db/] [decode_4oa.tdf] - Blame information for rev 46

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 46 rrred
--lpm_decode CBX_DECLARE_ALL_CONNECTED_PORTS="OFF" DEVICE_FAMILY="Cyclone II" LPM_DECODES=4 LPM_WIDTH=2 data enable eq
2
--VERSION_BEGIN 13.0 cbx_cycloneii 2013:06:12:18:03:43:SJ cbx_lpm_add_sub 2013:06:12:18:03:43:SJ cbx_lpm_compare 2013:06:12:18:03:43:SJ cbx_lpm_decode 2013:06:12:18:03:43:SJ cbx_mgl 2013:06:12:18:05:10:SJ cbx_stratix 2013:06:12:18:03:43:SJ cbx_stratixii 2013:06:12:18:03:43:SJ  VERSION_END
3
 
4
 
5
-- Copyright (C) 1991-2013 Altera Corporation
6
--  Your use of Altera Corporation's design tools, logic functions
7
--  and other software and tools, and its AMPP partner logic
8
--  functions, and any output files from any of the foregoing
9
--  (including device programming or simulation files), and any
10
--  associated documentation or information are expressly subject
11
--  to the terms and conditions of the Altera Program License
12
--  Subscription Agreement, Altera MegaCore Function License
13
--  Agreement, or other applicable license agreement, including,
14
--  without limitation, that your use is for the sole purpose of
15
--  programming logic devices manufactured by Altera and sold by
16
--  Altera or its authorized distributors.  Please refer to the
17
--  applicable agreement for further details.
18
 
19
 
20
 
21
--synthesis_resources = lut 4
22
SUBDESIGN decode_4oa
23
(
24
        data[1..0]      :       input;
25
        enable  :       input;
26
        eq[3..0]        :       output;
27
)
28
VARIABLE
29
        data_wire[1..0] : WIRE;
30
        enable_wire     : WIRE;
31
        eq_node[3..0]   : WIRE;
32
        eq_wire[3..0]   : WIRE;
33
        w_anode141w[2..0]       : WIRE;
34
        w_anode154w[2..0]       : WIRE;
35
        w_anode162w[2..0]       : WIRE;
36
        w_anode170w[2..0]       : WIRE;
37
 
38
BEGIN
39
        data_wire[] = data[];
40
        enable_wire = enable;
41
        eq[] = eq_node[];
42
        eq_node[3..0] = eq_wire[3..0];
43
        eq_wire[] = ( w_anode170w[2..2], w_anode162w[2..2], w_anode154w[2..2], w_anode141w[2..2]);
44
        w_anode141w[] = ( (w_anode141w[1..1] & (! data_wire[1..1])), (w_anode141w[0..0] & (! data_wire[0..0])), enable_wire);
45
        w_anode154w[] = ( (w_anode154w[1..1] & (! data_wire[1..1])), (w_anode154w[0..0] & data_wire[0..0]), enable_wire);
46
        w_anode162w[] = ( (w_anode162w[1..1] & data_wire[1..1]), (w_anode162w[0..0] & (! data_wire[0..0])), enable_wire);
47
        w_anode170w[] = ( (w_anode170w[1..1] & data_wire[1..1]), (w_anode170w[0..0] & data_wire[0..0]), enable_wire);
48
END;
49
--VALID FILE

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.