URL
https://opencores.org/ocsvn/ethmac/ethmac/trunk
[/] [ethmac/] [trunk/] [bench/] [verilog/] [wb_slave_behavioral.v] - Diff between revs 170 and 318
Go to most recent revision |
Show entire file |
Details |
Blame |
View Log
Rev 170 |
Rev 318 |
Line 40... |
Line 40... |
//////////////////////////////////////////////////////////////////////
|
//////////////////////////////////////////////////////////////////////
|
//
|
//
|
// CVS Revision History
|
// CVS Revision History
|
//
|
//
|
// $Log: not supported by cvs2svn $
|
// $Log: not supported by cvs2svn $
|
|
// Revision 1.2 2002/09/13 12:29:14 mohor
|
|
// Headers changed.
|
|
//
|
// Revision 1.1 2002/09/13 11:57:21 mohor
|
// Revision 1.1 2002/09/13 11:57:21 mohor
|
// New testbench. Thanks to Tadej M - "The Spammer".
|
// New testbench. Thanks to Tadej M - "The Spammer".
|
//
|
//
|
// Revision 1.2 2002/03/06 09:10:56 mihad
|
// Revision 1.2 2002/03/06 09:10:56 mihad
|
// Added missing include statements
|
// Added missing include statements
|
Line 386... |
Line 389... |
task_mem_wr_data[ 7: 0] = task_dat_i[ 7: 0];
|
task_mem_wr_data[ 7: 0] = task_dat_i[ 7: 0];
|
|
|
wb_memory[task_wr_adr_i[21:2]] = task_mem_wr_data; // write data
|
wb_memory[task_wr_adr_i[21:2]] = task_mem_wr_data; // write data
|
task_data_written = 1;
|
task_data_written = 1;
|
end
|
end
|
else if (wr_sel && CLK_I)
|
else if (wr_sel && ~CLK_I)
|
begin
|
begin
|
// mem_wr_data_out = wb_memory[ADR_I[25:2]]; // if no SEL_I is active, old value will be written
|
// mem_wr_data_out = wb_memory[ADR_I[25:2]]; // if no SEL_I is active, old value will be written
|
mem_wr_data_out = wb_memory[ADR_I[21:2]]; // if no SEL_I is active, old value will be written
|
mem_wr_data_out = wb_memory[ADR_I[21:2]]; // if no SEL_I is active, old value will be written
|
|
|
if (SEL_I[3])
|
if (SEL_I[3])
|
© copyright 1999-2025
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.