URL
https://opencores.org/ocsvn/minsoc/minsoc/trunk
[/] [minsoc/] [trunk/] [backend/] [std/] [board.h] - Diff between revs 64 and 158
Show entire file |
Details |
Blame |
View Log
Rev 64 |
Rev 158 |
Line 6... |
Line 6... |
#define IC_ENABLE 0
|
#define IC_ENABLE 0
|
#define IC_SIZE 8192
|
#define IC_SIZE 8192
|
#define DC_ENABLE 0
|
#define DC_ENABLE 0
|
#define DC_SIZE 8192
|
#define DC_SIZE 8192
|
|
|
|
|
#define IN_CLK 25000000
|
#define IN_CLK 25000000
|
|
|
|
|
#define STACK_SIZE 0x01000
|
#define STACK_SIZE 0x01000
|
|
|
#define UART_BAUD_RATE 115200
|
#define UART_BAUD_RATE 115200
|
|
|
#define UART_BASE 0x90000000
|
|
#define UART_IRQ 2
|
|
#define ETH_BASE 0x92000000
|
|
#define ETH_IRQ 4
|
|
#define I2C_BASE 0x9D000000
|
|
#define I2C_IRQ 3
|
|
#define CAN_BASE 0x94000000
|
|
#define CAN_IRQ 5
|
|
|
|
#define MC_BASE_ADDR 0x60000000
|
|
#define SPI_BASE 0xa0000000
|
|
|
|
#define ETH_DATA_BASE 0xa8000000 /* Address for ETH_DATA */
|
|
|
|
#define ETH_MACADDR0 0x00
|
#define ETH_MACADDR0 0x00
|
#define ETH_MACADDR1 0x12
|
#define ETH_MACADDR1 0x12
|
#define ETH_MACADDR2 0x34
|
#define ETH_MACADDR2 0x34
|
#define ETH_MACADDR3 0x56
|
#define ETH_MACADDR3 0x56
|
#define ETH_MACADDR4 0x78
|
#define ETH_MACADDR4 0x78
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.