URL
https://opencores.org/ocsvn/openmsp430/openmsp430/trunk
Subversion Repositories openmsp430
[/] [openmsp430/] [trunk/] [core/] [sim/] [rtl_sim/] [src/] [clock_module_asic_mclk.s43] - Rev 137
Go to most recent revision | Compare with Previous | Blame | View Log
/*===========================================================================*/
/* Copyright (C) 2001 Authors */
/* */
/* This source file may be used and distributed without restriction provided */
/* that this copyright statement is not removed from the file and that any */
/* derivative work contains the original copyright notice and the associated */
/* disclaimer. */
/* */
/* This source file is free software; you can redistribute it and/or modify */
/* it under the terms of the GNU Lesser General Public License as published */
/* by the Free Software Foundation; either version 2.1 of the License, or */
/* (at your option) any later version. */
/* */
/* This source is distributed in the hope that it will be useful, but WITHOUT*/
/* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or */
/* FITNESS FOR A PARTICULAR PURPOSE. See the GNU Lesser General Public */
/* License for more details. */
/* */
/* You should have received a copy of the GNU Lesser General Public License */
/* along with this source; if not, write to the Free Software Foundation, */
/* Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA */
/* */
/*===========================================================================*/
/* CLOCK MODULE */
/*---------------------------------------------------------------------------*/
/* Test the clock module: */
/* - Check the MCLK clock generation. */
/* */
/* Author(s): */
/* - Olivier Girard, olgirard@gmail.com */
/* */
/*---------------------------------------------------------------------------*/
/* $Rev: 19 $ */
/* $LastChangedBy: olivier.girard $ */
/* $LastChangedDate: 2009-08-04 23:47:15 +0200 (Tue, 04 Aug 2009) $ */
/*===========================================================================*/
.global main
.set DMEM_BASE, (__data_start )
.set DMEM_200, (__data_start+0x00)
.set DMEM_250, (__data_start+0x50)
.set BCSCTL1, 0x0057
.set BCSCTL2, 0x0058
WAIT_FUNC:
dec r14
jnz WAIT_FUNC
ret
main:
mov #DMEM_250, r1 ; # Initialize stack pointer
mov #0x0000, &DMEM_200
mov #0x0000, r15
/* -------------- MCLK GENERATION - LFXT_CLK INPUT ----------------- */
mov.b #0x80, &BCSCTL2 ; # Div /1
mov #0x0001, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x90, &BCSCTL2 ; # Div /2
mov #0x0002, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0xA0, &BCSCTL2 ; # Div /4
mov #0x0003, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0xB0, &BCSCTL2 ; # Div /8
mov #0x0004, r15
mov #0x000A, r14
call #WAIT_FUNC
mov #0x1000, r15
/* -------------- MCLK GENERATION - DCO_CLK INPUT ----------------- */
mov.b #0x00, &BCSCTL2 ; # Div /1
mov #0x1001, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x10, &BCSCTL2 ; # Div /2
mov #0x1002, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x20, &BCSCTL2 ; # Div /4
mov #0x1003, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x30, &BCSCTL2 ; # Div /8
mov #0x1004, r15
mov #0x000A, r14
call #WAIT_FUNC
mov #0x2000, r15
/* -------------- MCLK GENERATION - LFXT_CLK INPUT ----------------- */
mov.b #0x80, &BCSCTL2 ; # Div /1
mov #0x2001, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x90, &BCSCTL2 ; # Div /2
mov #0x2002, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0xA0, &BCSCTL2 ; # Div /4
mov #0x2003, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0xB0, &BCSCTL2 ; # Div /8
mov #0x2004, r15
mov #0x000A, r14
call #WAIT_FUNC
mov #0x3000, r15
/* -------------- MCLK GENERATION - DCO_CLK INPUT ----------------- */
mov.b #0x00, &BCSCTL2 ; # Div /1
mov #0x3001, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x10, &BCSCTL2 ; # Div /2
mov #0x3002, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x20, &BCSCTL2 ; # Div /4
mov #0x3003, r15
mov #0x000A, r14
call #WAIT_FUNC
mov.b #0x30, &BCSCTL2 ; # Div /8
mov #0x3004, r15
mov #0x000A, r14
call #WAIT_FUNC
mov #0x4000, r15
/* ---------------------- END OF TEST --------------- */
end_of_test:
nop
br #0xffff
/* ---------------------- INTERRUPT VECTORS --------------- */
.section .vectors, "a"
.word end_of_test ; Interrupt 0 (lowest priority) <unused>
.word end_of_test ; Interrupt 1 <unused>
.word end_of_test ; Interrupt 2 <unused>
.word end_of_test ; Interrupt 3 <unused>
.word end_of_test ; Interrupt 4 <unused>
.word end_of_test ; Interrupt 5 <unused>
.word end_of_test ; Interrupt 6 <unused>
.word end_of_test ; Interrupt 7 <unused>
.word end_of_test ; Interrupt 8 <unused>
.word end_of_test ; Interrupt 9 <unused>
.word end_of_test ; Interrupt 10 Watchdog timer
.word end_of_test ; Interrupt 11 <unused>
.word end_of_test ; Interrupt 12 <unused>
.word end_of_test ; Interrupt 13 <unused>
.word end_of_test ; Interrupt 14 NMI
.word main ; Interrupt 15 (highest priority) RESET
Go to most recent revision | Compare with Previous | Blame | View Log