URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] [trunk/] [rtos/] [ecos-2.0/] [packages/] [hal/] [mips/] [tx49/] [v2_0/] [include/] [var_cache.h] - Rev 27
Go to most recent revision | Compare with Previous | Blame | View Log
#ifndef CYGONCE_VAR_CACHE_H #define CYGONCE_VAR_CACHE_H //============================================================================= // // var_cache.h // // HAL cache control API // //============================================================================= //####ECOSGPLCOPYRIGHTBEGIN#### // ------------------------------------------- // This file is part of eCos, the Embedded Configurable Operating System. // Copyright (C) 1998, 1999, 2000, 2001, 2002 Red Hat, Inc. // // eCos is free software; you can redistribute it and/or modify it under // the terms of the GNU General Public License as published by the Free // Software Foundation; either version 2 or (at your option) any later version. // // eCos is distributed in the hope that it will be useful, but WITHOUT ANY // WARRANTY; without even the implied warranty of MERCHANTABILITY or // FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License // for more details. // // You should have received a copy of the GNU General Public License along // with eCos; if not, write to the Free Software Foundation, Inc., // 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA. // // As a special exception, if other files instantiate templates or use macros // or inline functions from this file, or you compile this file and link it // with other works to produce a work based on this file, this file does not // by itself cause the resulting work to be covered by the GNU General Public // License. However the source code for this file must still be made available // in accordance with section (3) of the GNU General Public License. // // This exception does not invalidate any other reasons why a work based on // this file might be covered by the GNU General Public License. // // Alternative licenses for eCos may be arranged by contacting Red Hat, Inc. // at http://sources.redhat.com/ecos/ecos-license/ // ------------------------------------------- //####ECOSGPLCOPYRIGHTEND#### //============================================================================= //#####DESCRIPTIONBEGIN#### // // Author(s): nickg // Contributors:nickg, jskov // Date: 2000-05-09 // Purpose: Cache control API // Description: The macros defined here provide the HAL APIs for handling // cache control operations. // Usage: // #include <cyg/hal/imp_cache.h> // ... // // //####DESCRIPTIONEND#### // //============================================================================= #include <pkgconf/hal.h> #include <cyg/infra/cyg_type.h> #include <cyg/hal/mips-regs.h> #include <cyg/hal/plf_cache.h> //============================================================================= // Toshiba TX4955 #ifdef CYGPKG_HAL_MIPS_TX4955 //----------------------------------------------------------------------------- // Cache dimensions // Data cache #define HAL_DCACHE_SIZE CYGHWR_HAL_DCACHE_SIZE // size in bytes #define HAL_DCACHE_LINE_SIZE 32 // Size of a data cache line #define HAL_DCACHE_WAYS 4 // Associativity of the cache // Instruction cache #define HAL_ICACHE_SIZE CYGHWR_HAL_ICACHE_SIZE // size in bytes #define HAL_ICACHE_LINE_SIZE 32 // Size of a cache line #define HAL_ICACHE_WAYS 4 // Associativity of the cache #define HAL_DCACHE_SETS (HAL_DCACHE_SIZE/(HAL_DCACHE_LINE_SIZE*HAL_DCACHE_WAYS)) #define HAL_ICACHE_SETS (HAL_ICACHE_SIZE/(HAL_ICACHE_LINE_SIZE*HAL_ICACHE_WAYS)) #define HAL_MIPS_CACHE_INSN_USES_LSB //----------------------------------------------------------------------------- // Cache controls // Register $16 is Config register (controls cache state) // Config Register fields #define CYGARC_REG_CONFIG_ICE 0x00020000 // Instruction cache enable #define CYGARC_REG_CONFIG_DCE 0x00010000 // Data cache enable //----------------------------------------------------------------------------- // Global control of data cache // Enable the data cache // This uses a bit in the config register, which is TX49 specific. #define HAL_DCACHE_ENABLE_DEFINED #define HAL_DCACHE_ENABLE() \ CYG_MACRO_START \ cyg_uint32 tmp; \ asm volatile ("mfc0 %0,$16;" \ "and %0,%0,%1;" \ "mtc0 %0,$16;" \ : "=&r" (tmp) \ : "r" (~CYGARC_REG_CONFIG_DCE) \ ); \ CYG_MACRO_END // Disable the data cache #define HAL_DCACHE_DISABLE_DEFINED #define HAL_DCACHE_DISABLE() \ CYG_MACRO_START \ cyg_uint32 tmp; \ asm volatile ("mfc0 %0,$16;" \ "or %0,%0,%1;" \ "mtc0 %0,$16;" \ : "=&r" (tmp) \ : "r" (CYGARC_REG_CONFIG_DCE) \ ); \ CYG_MACRO_END #define HAL_DCACHE_IS_ENABLED_DEFINED #define HAL_DCACHE_IS_ENABLED(_state_) \ CYG_MACRO_START \ cyg_uint32 _cstate_; \ asm volatile ( "mfc0 %0,$16\n" \ : "=r"(_cstate_) \ ); \ if( _cstate_ & CYGARC_REG_CONFIG_DCE) \ _state_ = 0; \ else \ _state_ = 1; \ CYG_MACRO_END // Architecture HAL defines other operations //----------------------------------------------------------------------------- // Global control of Instruction cache // Enable the instruction cache #define HAL_ICACHE_ENABLE_DEFINED #define HAL_ICACHE_ENABLE() \ CYG_MACRO_START \ cyg_uint32 tmp; \ asm volatile ("mfc0 %0,$16;" \ "and %0,%0,%1;" \ "mtc0 %0,$16;" \ : "=&r" (tmp) \ : "r" (~CYGARC_REG_CONFIG_ICE) \ ); \ CYG_MACRO_END // Disable the instruction cache #define HAL_ICACHE_DISABLE_DEFINED #define HAL_ICACHE_DISABLE() \ CYG_MACRO_START \ cyg_uint32 tmp; \ asm volatile ("mfc0 %0,$16;" \ "or %0,%0,%1;" \ "mtc0 %0,$16;" \ : "=&r" (tmp) \ : "r" (CYGARC_REG_CONFIG_ICE) \ ); \ CYG_MACRO_END #define HAL_ICACHE_IS_ENABLED_DEFINED #define HAL_ICACHE_IS_ENABLED(_state_) \ CYG_MACRO_START \ cyg_uint32 _cstate_; \ asm volatile ( "mfc0 %0,$16\n" \ : "=r"(_cstate_) \ ); \ if( _cstate_ & CYGARC_REG_CONFIG_ICE) \ _state_ = 0; \ else \ _state_ = 1; \ CYG_MACRO_END // TX49 cache instruction must not affect the line it executes out of, // so disable instruction cache before invalidating it. #define HAL_ICACHE_INVALIDATE_ALL_DEFINED #define HAL_ICACHE_INVALIDATE_ALL() \ CYG_MACRO_START \ register CYG_ADDRESS _baddr_ = 0x80000000; \ register CYG_ADDRESS _addr_ = 0x80000000; \ register CYG_WORD _state_; \ _HAL_ASM_SET_MIPS_ISA(3); \ HAL_ICACHE_IS_ENABLED( _state_ ); \ HAL_ICACHE_DISABLE(); \ for( ; _addr_ < _baddr_+HAL_ICACHE_SIZE; _addr_ += HAL_ICACHE_LINE_SIZE ) \ { _HAL_ASM_ICACHE_ALL_WAYS(0x00, _addr_); } \ if( _state_ ) HAL_ICACHE_ENABLE(); \ _HAL_ASM_SET_MIPS_ISA(0); \ CYG_MACRO_END // Architecture HAL defines other operations #endif // CYGPKG_HAL_MIPS_TX4955 //----------------------------------------------------------------------------- #endif // ifndef CYGONCE_VAR_CACHE_H // End of var_cache.h
Go to most recent revision | Compare with Previous | Blame | View Log