URL
https://opencores.org/ocsvn/or1k/or1k/trunk
Subversion Repositories or1k
[/] [or1k/] [trunk/] [gdb-5.3/] [sim/] [testsuite/] [sim/] [fr30/] [lsr.cgs] - Rev 1765
Compare with Previous | Blame | View Log
# fr30 testcase for lsr $Rj,$Ri, lsr $u4,$Rj# mach(): fr30.include "testutils.inc"START.text.global lsrlsr:; Test lsr $Rj,$Rimvi_h_gr 0xdeadbee0,r7 ; Shift by 0mvi_h_gr 0x80000000,r8set_cc 0x05 ; Set mask opposite of expectedlsr r7,r8test_cc 1 0 0 0test_h_gr 0x80000000,r8mvi_h_gr 0xdeadbee1,r7 ; Shift by 1mvi_h_gr 0x80000000,r8set_cc 0x0f ; Set mask opposite of expectedlsr r7,r8test_cc 0 0 1 0test_h_gr 0x40000000,r8mvi_h_gr 0xdeadbeff,r7 ; Shift by 31mvi_h_gr 0x80000000,r8set_cc 0x0f ; Set mask opposite of expectedlsr r7,r8test_cc 0 0 1 0test_h_gr 1,r8mvi_h_gr 0xdeadbeff,r7 ; clear registermvi_h_gr 0x40000000,r8set_cc 0x0a ; Set mask opposite of expectedlsr r7,r8test_cc 0 1 1 1test_h_gr 0x00000000,r8; Test lsr $u4Rimvi_h_gr 0x80000000,r8set_cc 0x05 ; Set mask opposite of expectedlsr 0,r8test_cc 1 0 0 0test_h_gr 0x80000000,r8mvi_h_gr 0x80000000,r8set_cc 0x0f ; Set mask opposite of expectedlsr 1,r8test_cc 0 0 1 0test_h_gr 0x40000000,r8mvi_h_gr 0x80000000,r8set_cc 0x0e ; Set mask opposite of expectedlsr 15,r8test_cc 0 0 1 0test_h_gr 0x00010000,r8mvi_h_gr 0x00004000,r8set_cc 0x0a ; Set mask opposite of expectedlsr 15,r8test_cc 0 1 1 1test_h_gr 0x00000000,r8pass
