C:\Projects\single-14-segment-display-driver-w-decoder\Project\Lattice_FPGA_Build\impl1\synlog\DisplayDriverwDecoder_impl1_fpga_mapper.srr
START OF TIMING REPORT
Clock Name
Req Freq
Est Freq
Slack
DisplayDriverWrapper|clk
1220.4 MHz
1037.3 MHz
-0.145