URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Subversion Repositories socgen
[/] [socgen/] [trunk/] [common/] [geda-project.org/] [gEDA/] [logic/] [OR/] [or7.sym] - Rev 135
Compare with Previous | Blame | View Log
v 20031231 1L 300 1000 600 1000 3 0 0 0 -1 -1L 300 400 600 400 3 0 0 0 -1 -1A 40 700 400 312 97 3 0 0 0 -1 -1A 600 800 400 270 76 3 0 0 0 -1 -1A 600 600 400 14 76 3 0 0 0 -1 -1L 300 1000 300 1400 3 0 0 0 -1 -1L 300 400 300 0 3 0 0 0 -1 -1P 1000 700 1300 700 1 0 1{T 1000 700 5 8 0 0 0 0 1pinnumber=OUTT 1000 700 5 8 0 0 0 0 1pinseq=1}P 300 100 0 100 1 0 1{T 300 100 5 8 0 0 0 0 1pinnumber=IN0T 300 100 5 8 0 0 0 0 1pinseq=2}P 300 300 0 300 1 0 1{T 300 300 5 8 0 0 0 0 1pinnumber=IN1T 300 300 5 8 0 0 0 0 1pinseq=3}P 300 500 0 500 1 0 1{T 300 500 5 8 0 0 0 0 1pinnumber=IN2T 300 500 5 8 0 0 0 0 1pinseq=4}P 300 700 0 700 1 0 1{T 300 700 5 8 0 0 0 0 1pinnumber=IN3T 300 700 5 8 0 0 0 0 1pinseq=5}P 300 900 0 900 1 0 1{T 300 900 5 8 0 0 0 0 1pinnumber=IN4T 300 900 5 8 0 0 0 0 1pinseq=6}P 300 1100 0 1100 1 0 1{T 300 1100 5 8 0 0 0 0 1pinnumber=IN5T 300 1100 5 8 0 0 0 0 1pinseq=7}P 300 1300 0 1300 1 0 1{T 300 1300 5 8 0 0 0 0 1pinnumber=IN6T 300 1300 5 8 0 0 0 0 1pinseq=8}T 400 300 5 10 1 1 0 2 1refdes=U?T 400 100 5 8 0 0 0 0 1device=orT 400 200 5 8 0 0 0 0 1VERILOG_PORTS=POSITIONAL
