# WB DDR3 SDRAM CONTROLLER SPECIFICATION Dan Gisselquist, Ph.D. dgisselq (at) opencores.org August 2, 2016 Copyright (C) 2016, Owner This project is free software (firmware): you can redistribute it and/or modify it under the terms of the GNU General Public License as published by the Free Software Foundation, either version 3 of the License, or (at your option) any later version. This program is distributed in the hope that it will be useful, but WITHOUT ANY WAR-RANTY; without even the implied warranty of MERCHANTIBILITY or FITNESS FOR A PAR-TICULAR PURPOSE. See the GNU General Public License for more details. You should have received a copy of the GNU General Public License along with this program. If not, see http://www.gnu.org/licenses/ for a copy. # **Revision History** | Rev. | Date | Author | Description | |------|-----------|----------------|-------------------------------| | 0.0 | 8/02/2016 | D. Gisselquist | (Pre-release) Initial Version | ## Contents | | | | Page | |---|-------------------|------------------------------------------------------------------|---------------| | 1 | | | | | 2 | 0.1 | Architecture Data Structures Strategies 2.2.1 Bank 2.2.2 Refresh | 2 | | | $\frac{2.1}{2.2}$ | Data Structures | 2 | | | 4.4 | 2.2.1 Bank | $\frac{2}{2}$ | | | | | | | 3 | | Operation | 3 | | 4 | | Clocks | | | 5 | | Wishbone Datasheet | 5 | | 6 | | I/O Ports | 6 | # **Figures** Figure # **Tables** | Table | | Page | | |-------|------------------------------------------------|------|--| | | | | | | 5.1. | Wishbone Datasheet | . 5 | | | 6.1. | List of IO ports that are not Wishbone Related | . 6 | | ## **Preface** Now, just why am I building this? Because wishbone's been so good to me? Because I've never used AXI? Because I dislike not being able to see what goes on within a memory controller, and have no insight into why it's performance is as fast (or slow) as it is? Because Xilinx allows you to only open 4 banks at a tim? Or is it because, when I went to purchase my first high speed FPGA circuit board, the vendor offered me the opportunity to purchase a DMA controller with it? As a micro businessman, I really can't afford using someone else's stuff. Time is cheap, money isn't nearly so cheap. Hence, I offer my work to you as well. I hope you find it useful. Of course, the normal caveats are available: I am available for hire, and I would be happy to modify this core or even the license it is distributed under, for an appropriate incentive. Dan Gisselquist, Ph.D. ## Introduction The purpose of this core is to provide a GPL Wishbone Core capable of commanding a DDR3 memory at full speed. A particular design goal is that consecutive reads or writes should only take one additional clock per read/write. Since the DDR3 memory specification is dated as of August, 2009, memory chips have been built to this specification. However, since DDR3 SDRAM's are rather complex, and there is a lot of work required to manage them, controllers for DDR3 SDRAM's remain primarily in the realm of proprietary. Currently, there are no DDR3 controllers present on OpenCores. Sure, there's a project named "DDR3 SDRAM controller", yet it has no data files present with it. This leaves the FPGA engineers with the choice of building a controller for a very complex interface, or using a proprietary core from Xilinx's Memory Interface Generator, for which there is no insight into how it works, and then retooling their bus from wishbone to AXI. This core is designed to meet that need: it is both open (GPL), as well as wishbone compliant. Further, this core offers 32-bit granularity to an interface that would otherwise offer only 128-bit granularity. This core also offers complete pipelind performance. Because of the pipeline performance, this core is very appropriate for filling cache lines. Because the core also offers non-pipelined performance, it is also appropriate for random access from a CPU-whether by a write-through cache or a CPU working without a cache. $\mathbf{2}$ ## Architecture #### 2.1 Data Structures There are two basic data structures within the core: the bank data structures, and the bus data structure(s). The first keeps track of the persistent state of each bank, while the second keeps track of I/O transactions that have been initiated but not completed. #### 2.2 Strategies #### 2.2.1 Bank Currently, banks are activated (opened) when needed and only precharged (closed) upon refresh request. Further, upon any read or write from one bank, the next bank is activated as well, under the assumption that the next bank will be needed soon. This is necessary to allow pipeline access with no stalls through the memory controller. This means that, upon any bank miss, a bank precharge followed by bank activate command will be necessary. #### 2.2.2 Refresh The current build will pause all operations for four subsequent refreshes, at roughly every 4 refresh intervals, and then allow operations to resume. This pause is independent of anything going on, and includes a mandatory wait for any writes to finish, followed by a precharge command—regardless of whether or not such is required. This is non-optimal, and ripe for optimizing later. A better strategy might be to do singular refreshes after any single refresh period assuming the bus is free, to only issue a precharge if the bus is busy, and to only wait prior to that precharge if a write is busy. This will be a later optimization. ## Operation When accessed from within an FPGA, this core should be simple to access: Raise the <code>i\_wb\_cyc</code> line at the beginning of every transaction. Set <code>i\_wb\_stb</code> (transaction strobe), <code>i\_wb\_we</code> (Write enable, true if writing or false otherwise), <code>i\_wb\_addr</code> (address of value), and <code>i\_wb\_data</code> for every transaction. You may move to the next transaction any time <code>i\_wb\_stb</code> is true on the same clock that <code>o\_wb\_stall</code> is false. Transactions will be pipelined internally. When <code>o\_wb\_ack</code> is true, a transaction has completed. If that transaction was a read transaction, <code>o\_wb\_data</code>, will also be filled with the data read from the memory device. ## Clocks This design is centered around a DDR-1600 chip. In order to run this chip at speed, it requires a 200MHz clock. Xilinx recommends a 160 MHz clock for their design, so it should work at slower rates—I just don't know how much slower the design will continue to work for. If you wish to slow down the design, adjust the parameter CKREFI4 to be the number of clocks expected in four times 7.8 $\mu$ s. ## Wishbone Datasheet Tbl. 5.1 is required by the wishbone specification, and so it is included here. The big thing to notice | Description | Specification | | |----------------------------|---------------------------------------|--| | Revision level of wishbone | WB B4 spec | | | Type of interface | Slave, Read/Write, pipeline mode sup- | | | | ported | | | Port size | 32-bit | | | Port granularity | 32-bit | | | Maximum Operand Size | 32-bit | | | Data transfer ordering | (Irrelevant) | | | Clock constraints | Designed for 200MHz, DDR1600 | | | | Signal Name Wishbone Equivalent | | | | i_wb_clk CLK_I | | | | i_wb_cyc CYC_I | | | | i_wb_stb STB_I | | | Signal Names | i_wb_we WE_I | | | Signal Ivalies | i_wb_addr ADR_I | | | | i_wb_data DAT_I | | | | o_wb_ack ACK_O | | | | o_wb_stall STALL_O | | | | o_wb_data DAT_O | | Table 5.1: Wishbone Datasheet is that all accesses to the DDR3 SDRAM memory are via 32-bit reads and writes to this interface. You may also wish to note that the memory interface supports pipeline reading and writing, to speed up any transfers. As a result, the memory interface speed should approach one transfer per clock once the pipeline is loaded, although there will be delays loading the pipeline. Other than refresh cycles, once the pipeline is loaded it will continue its transfer rate at one cycle per clock for as long as it is fed at that speed. Further, the Wishbone specification this core communicates with has been simplified in this manner: The STB\_I signal has been constrained so that it will only be true if CYC\_I is also true. To interface this core in an environment without this requirement, simply create the i\_wb\_stb by anding STB\_I together with CYC\_I before sending the strobe logic into the core. # I/O Ports The wishbone ports to this core were discussed in the last chapter, and shown in Tbl. 5.1. The rest of the I/O ports to this core are listed in Tbl. 6.1. | Port | Width | Direction | Description | |---------------|-------|-----------|----------------------------------------------------------| | i_clk_200mhz | 1 | Output | A 200 MHz clock input | | o_ddr_reset_ | n 1 | Output | Active low reset command to the chip | | o_ddr_cke | 1 | Output | Clock Enable | | o_ddr_cs_n | 1 | Output | Chip select | | o_ddr_ras_n | 1 | Output | RAS# Command input | | o_ddr_cas_n | 1 | Output | RAS# Command input | | o_ddr_we_n | 1 | Output | WE# Command input | | o_ddr_dqs | 1 | Output | True if the FPGA should drive the DQS on this clock, | | | | | false otherwise. While not a DDR output, this needs to | | | | | be converted to a DDR 2'b10 (if true) before it leaves | | | | | the FPGA, or high impedence if false. | | $o\_ddr\_dm$ | 3 | Output | Data Mask, used to enable only those valid writes. Al- | | | | | though a DDR output, we treat it as SDR since all trans- | | | | | actions are 32-bits (or more). | | o_ddr_odt | 1 | Output | On–Die–Termination bit. This will be true any time the | | | | | data lines are being driven | | o_ddr_bus_di: | r 1 | Output | True if the FPGA will be driving the data bus lines dur- | | | | | ing this clock, false otherwise | | o_ddr_ba | 3 | Output | Bank Address, 0-7 | | o_ddr_addr | 16 | Output | Command address, either row or column | | o_ddr_data | 32 | Output | The output to be sent to the chip. This will need to be | | | | | bumped to DDR rates before it actually hits the chip. | | i_ddr_data | 32 | Input | The data input from the chip. This comes in at DDR | | | | | rates, and needs a Xilinx primitive to bring it from | | | | | 16'bits to 32'bits. | Table 6.1: List of IO ports that are not Wishbone Related