# A VHDL 16550 UART core

An www.OpenCores.org Project

hlefevre@opencores.org

# **Revision History**

| Revision | Date         | Author     | Description                                    |
|----------|--------------|------------|------------------------------------------------|
| 0.1      | 18 Feb 2006  | H LeFevre  | Release of TX and RX modules                   |
| 0.2      | 25 Feb 2006  | H LeFevre  | Fist Alpha release of full project design,     |
|          |              |            | TX and RX modules updated                      |
| 0.5      | 18 Mar 2006  | H LeFevre  | Beta release                                   |
|          |              |            | Update documentation, Transmit Hold            |
|          |              |            | Register Empty Interrupt will clear on read of |
|          |              |            | IIR (in addition to clear on a FIFO write)     |
| 1.0      | 8 April 2006 | H LeFevre  | Add time out interrupt                         |
|          |              |            |                                                |
| 1.1      | 6 May 2006   | H. LeFevre | Add AMBA APB 2.0 wrapper                       |
| 2.0      | 20 Jan 2007  | H. LeFevre | Removes frequency limits on BR_clk for         |
|          |              |            | gh_uart_16550.vhd logic version 2.2 and        |
|          |              |            | above.                                         |
| 2.1      | 14 July 2007 | H. LeFevre | Correct FCR bit 3 information (DMA Mode        |
|          |              |            | control)                                       |
| 2.2      | 13 Oct 2007  | H. LeFevre | add note about THRE Interrupt                  |

#### **Table of Contents**

| 1 | Intro | oduction1                                 | - |
|---|-------|-------------------------------------------|---|
|   | 1.1   | Purpose1                                  | _ |
|   | 1.2   | The VHDL 16550 UART core License 1        | - |
| 2 | The   | UART Core                                 | 2 |
|   | 2.1   | A Wishbone Wrapper                        | 2 |
|   | 2.2   | A AMBA APB Wrapper                        | ; |
|   | 2.3   | Non Wishbone/AMBA APB Signals             | ŀ |
|   | 2.4   | Address Map 5                             | j |
|   | 2.4.1 | 1 Interrupt Enable Register (IER)         | j |
|   | 2.4.2 | 2 Interrupt Identification Register (IIR) | Ĵ |
|   | 2.4.3 | 3 FIFO Control Register (FCR)             | Ĵ |
|   | 2.4.4 | 4 Line Control Register (LCR)             | 1 |
|   | 2.4.5 | 5 Modem Control Register (MCR)7           | 1 |
|   | 2.4.6 | - · · · · · · · · · · · · · · · · · · ·   | 3 |
|   | 2.4.7 | 7 Modem Status Register (MSR)             | ) |
|   | 2.4.8 | 8 Scratch Register (SCR)                  | ) |
|   | 2.4.9 | Baud Rate Generator (DLL,DLM)             | ) |
|   | 2.5   | The UART I/O 10                           | ) |
|   | 2.6   | The Tx Module                             | - |
|   | 2.7   | The Rx Module                             | _ |
|   | 2.8   | The Transmit FIFO 12                      | 2 |
|   | 2.9   | The Receive FIFO 12                       | 2 |
| 3 | Usin  | ng the UART Core 13                       | 5 |
|   | 3.1   | Initialization                            | 5 |
|   | 3.2   | Baud Rate Divisor calculation             | 5 |
|   | 3.3   | Transmit Hold Register Empty Interrupt 13 | ; |
| 4 | Core  | e Notes                                   | ŀ |

# 1 Introduction

This core is designed to be a compatible with the National Semiconductor PC16550D UART (Universal Asynchronous Receiver/Transmitter).

Some differences:

The FIFO's are always enabled Sticky Parity is not supported

### 1.1 Purpose

- Educational to learn more about SOC design (at lest for me...)
- To provide an example how to make use of the GH VHDL Standard Parts Library.

# 1.2 The VHDL 16550 UART core License

Copyright (c) 2006, 2007 by H LeFevre

Permission is hereby granted, free of charge, to any person obtaining a copy of this OpenCores Project and associated documentation (the "lesser IP"), to use it in the in larger designs (the "greater IP") without restriction, subject to the following conditions:

- 1. The copyright notice is retained in the source files, and if they are modified, the Revision block must updated to identify the changes.
- 2. The lesser IP itself may not be sold, but this restriction is limited to the lesser IP itself, not to any greater IP that it may be used in. (Inclusion on a distribution CD of, for example, OpenSource Projects is not considered a "sale")
- 3. Any greater IP which uses the lesser IP, when distributed as source code or synthesized net list, must include in the documentation an acknowledgement of using the VHDL 16550 UART core, and the GH VHDL Library (This acknowledgement is not required for the distribution of a fuse map or other hardware implementation in CPLD, FPGA, ASIC or other form of custom IC).
- 4. THE LESSER IP IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR IMPLIED.
- 5. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY ARISING FROM, OR IN CONNECTION WITH THE USE OF THE LESSER IP.

# 2 The UART Core

Until the document is done (and perhaps later as well), those interested in understanding the UART better should consult the data sheets for the PC16550D.

The gh\_vhdl\_library (another <u>www.opencores.org</u> project- version 3.17 or later) is used extensively in this project, and needs to be downloaded separately.

# 2.1 A Wishbone Wrapper

A Wishbone Wrapper has been added as an example of how to interface with the UART core.

| I/O                   |   | Function                                             |
|-----------------------|---|------------------------------------------------------|
| wb_clk_i              | Ι | Clock, primary clock used in core – not used for the |
|                       |   | baud rate generator, the Tx module, or the Rx module |
| wb_rst_i              | Ι | Asynchronous Reset, active high                      |
| wb_stb_i              | Ι | Data strobe                                          |
| wb_cyc_i              | Ι | Cycle in process                                     |
| wb_we_i               | Ι | Write enable                                         |
| wb_adr_i (2 downto 0) | Ι | Address bus                                          |
| wb_dat_i (7 downto 0) | Ι | Input data bus                                       |
| wb_ack_o              | 0 | Data transfer acknowledge                            |
| wb_dat_o (7 downto 0) | 0 | Output Data bus                                      |

File name: gh\_uart\_16550\_wb\_wrapper.vhd

NOTE: The Wishbone Wrapper does not allow "burst mode" operation. The data strobe or cycle in process signals have to go low between transfers.

| Name     |                | 200<br>ns |
|----------|----------------|-----------|
| wb_clk_i |                | -82       |
| wb_rst_i |                |           |
| wb_stb_i |                | -         |
| wb_cyc_i |                |           |
| wb_we_i  |                | 18.       |
| wb_adr_i | (3 <u>)</u> (5 | }         |
| wb_dat_i | (80            |           |
| wb_ack_o |                | - 23      |
| wb_dat_o | (00 X60        | )         |

A Write cycle, followed by a Read cycle. The output data (wb\_dat\_o) is valid when wb\_ack\_o is active, and it is held until the next data transfer cycle.

# 2.2 A AMBA APB Wrapper

The AMBA APB bus 2.0 Wrapper is included as an example of interfacing the UART with the Peripheral bus used by the ARM family of processors.

| I/O                 |   | Function                                             |
|---------------------|---|------------------------------------------------------|
| PCLK                | Ι | Clock, primary clock used in core – not used for the |
|                     |   | baud rate generator, the Tx module, or the Rx module |
| PRESETn             | Ι | Asynchronous Reset, active low                       |
| PSEL                | Ι | Peripheral Select                                    |
| PENABLE             | Ι | Peripheral transfer Enable                           |
| PWRITE              | Ι | Peripheral Write / READn Control                     |
| PADDR (2 downto 0)  | Ι | Peripheral Address bus                               |
| PWDATA (7 downto 0) | Ι | Peripheral Data Write bus                            |
| PRDATA (7 downto 0) | 0 | Peripheral Data Read bus                             |

File name: gh\_uart\_16550\_AMBA\_APB\_wrapper.vhd

| Name    | 0 20 40 60 80 100 120 140 160 180 200<br> |
|---------|-------------------------------------------|
| PCLK    |                                           |
| PRESETn |                                           |
| PSEL    |                                           |
| PENABLE |                                           |
| PADDR   | (3 <u>)</u> (0)(5                         |
| PWRITE  |                                           |
| PWDATA  | (80 X04                                   |
| PRDATA  | (00 X60                                   |

A write cycle, followed by a read cycle.

# 2.3 Non Wishbone/AMBA APB Signals

The following signals are not part of a standard bus, but are part of the UART core.

| I/O    |   | Function                                               |
|--------|---|--------------------------------------------------------|
| BR_clk | Ι | The Baud rate generator Clock – used for the baud rate |
|        |   | generator, Tx module and the Rx module.                |
| sRX    | Ι | Serial receiver input                                  |
| CTSn   | Ι | Clear to Send, active low                              |
| DSRn   | Ι | Data Set Ready, active low                             |
| RIn    | Ι | Ring Indicator, active low                             |
| DCDn   | Ι | Data Carrier Detect, active low                        |
| sTX    | 0 | Serial Transmit data                                   |
| DTRn   | 0 | Data Terminal Ready, active low                        |
| RTSn   | 0 | Request to Send, active low                            |
| OUT1n  | 0 | User-designated output1, active low                    |
| OUT2n  | 0 | User-designated output2, active low                    |
| TXRDYn | 0 | Transmit DMA signaling                                 |
| RXRDYn | 0 | Receiver DMA signaling                                 |
| IRQ    | 0 | Interrupt Output                                       |
| B_CLK  | 0 | 16x Baud Rate Clock output                             |

# 2.4 Address Map

| DLAB   | Address | R/W | Register | Function                          |
|--------|---------|-----|----------|-----------------------------------|
| LCR(7) |         |     | Mnemonic |                                   |
| 0      | 0       | R   | RBR      | Receiver FIFO                     |
|        |         |     |          | (Receiver Buffer Register)        |
| 0      | 0       | W   | THR      | Transmitter FIFO                  |
|        |         |     |          | (Transmitter Holding Register)    |
| 0      | 1       | R/W | IER      | Interrupt Enable Register         |
| X      | 2       | R   | IIR      | Interrupt Identification Register |
| X      | 2       | W   | FCR      | FIFO Control Register             |
| X      | 3       | R/W | LCR      | Line Control Register             |
| X      | 4       | R/W | MCR      | Modem Control Register            |
| Х      | 5       | R   | LSR      | Line Status Register              |
| X      | 6       | R   | MSR      | Modem Status Register             |
| X      | 7       | R/W | SCR      | Scratch Register                  |
|        |         |     |          | (No UART Control or Status)       |
| 1      | 0       | R/W | DLL      | Divisor Latch LSB                 |
|        |         |     |          | (Baud Rate Generator)             |
| 1      | 1       | R/W | DLM      | Divisor Latch MSB                 |
|        |         |     |          | (Baud Rate Generator)             |

### 2.4.1 Interrupt Enable Register (IER)

This register controls which, if any, interrupts are enabled.

| Bit | R/W | Bit Description                                     |
|-----|-----|-----------------------------------------------------|
| 0   | R/W | Enable Received Data Available Interrupt            |
|     |     | 0 = disabled                                        |
|     |     | 1 = enabled                                         |
| 1   | R/W | Enable Transmitter Holding Register Empty Interrupt |
|     |     | 0 = disabled                                        |
|     |     | 1 = enabled                                         |
| 2   | R/W | Enable Receiver Line Status Interrupt               |
|     |     | 0 = disabled                                        |
|     |     | 1 = enabled                                         |
| 3   | R/W | Enable Modem Status Interrupt                       |
|     |     | 0 = disabled                                        |
|     |     | 1 = enabled                                         |
| 7-4 | R   | 0                                                   |

| After a receiver Data Available<br>interrupt, when no Characters read<br>from the receive FIFO for the time<br>of four characters transfer time,<br>and FIFO is not emptyRegister1 = Transmit Hold Register EmptyWriting to the Transmitter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2.4.2 1 | illen upt iu | enuncation negister (iin)                                                                                                                        |                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| 0 = Interrupt Pending<br>1 = No Interrupt Pending Reading LSR   3-1 R 3 = Receiver Line Status Interrupt<br>Parity, Data overrun, or Framing<br>error, or Break Interrupt Reading LSR   2 = Receiver Data Available<br>Receiver FIFO trigger level<br>reached FIFO continents drops<br>below trigger level   6 = Timeout Indication<br>After a receiver Data Available<br>interrupt, when no Characters read<br>from the receive FIFO for the time<br>of four characters transfer time,<br>and FIFO is not empty Reading the Receiver Buffer<br>Register   1 = Transmit Hold Register Empty Writing to the Transmitter<br>Holding Register (the Write<br>FIFO) or reading IIR   0 = Modem Status Interrupt<br>CTS, SDR RI or DCD change<br>state Reading MSR | Bit     | R/W          | Bit Description                                                                                                                                  | Interrupt Cleared when:                 |
| Parity, Data overrun, or Framing<br>error, or Break InterruptFIFO continents drops2 = Receiver Data Available<br>Receiver FIFO trigger level<br>reachedFIFO continents drops6 = Timeout Indication<br>After a receiver Data Available<br>interrupt, when no Characters read<br>from the receive FIFO for the time<br>of four characters transfer time,<br>and FIFO is not emptyReading the Receiver Buffer<br>Register1 = Transmit Hold Register EmptyWriting to the Transmitter<br>Holding Register (the Write<br>FIFO) or reading IIR0 = Modem Status Interrupt<br>CTS, SDR RI or DCD change<br>stateReading MSR                                                                                                                                           | 0       | R            | 0 = Interrupt Pending                                                                                                                            | No Interrupt Pending                    |
| Receiver FIFO trigger level<br>reachedbelow trigger level6 = Timeout Indication<br>After a receiver Data Available<br>interrupt, when no Characters read<br>from the receive FIFO for the time<br>of four characters transfer time,<br>and FIFO is not emptyReading the Receiver Buffer<br>Register1 = Transmit Hold Register Empty<br>FIFO) or reading IIRWriting to the Transmitter<br>Holding Register (the Write<br>                                                                                                                                                                                                                                                                                                                                     | 3-1     | R            | Parity, Data overrun, or Framing<br>error, or Break Interrupt                                                                                    |                                         |
| After a receiver Data Available<br>interrupt, when no Characters read<br>from the receive FIFO for the time<br>of four characters transfer time,<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |              | Receiver FIFO trigger level reached                                                                                                              | below trigger level                     |
| 0 = Modem Status Interrupt Reading MSR   0 = Modem Status Interrupt Reading MSR   4, 5, 7 - will not occur 4, 5, 7 - will not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |              | After a receiver Data Available<br>interrupt, when no Characters read<br>from the receive FIFO for the time<br>of four characters transfer time, | Reading the Receiver Buffer<br>Register |
| CTS, SDR RI or DCD change<br>state<br>4, 5, 7 – will not occur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |              | 1 = Transmit Hold Register Empty                                                                                                                 | Holding Register (the Write             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |              | CTS, SDR RI or DCD change state                                                                                                                  | , e                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7-4     | R            |                                                                                                                                                  |                                         |

#### 2.4.2 Interrupt Identification Register (IIR)

# 2.4.3 FIFO Control Register (FCR)

| Bit | R/W | Bit Description                          |
|-----|-----|------------------------------------------|
| 0   | W   | Enable FIFO's                            |
|     |     | Don't care (FIFO's always enabled)       |
| 1   | W   | Receive FIFO Reset                       |
|     |     | 0 = nothing                              |
|     |     | 1 = reset FIFO                           |
| 2   | W   | Transmit FIFO Reset                      |
|     |     | 0 = nothing                              |
|     |     | 1 = reset FIFO                           |
| 3   | W   | DMA Mode Select $0 = Mode 0, 1 = Mode 1$ |
| 5-4 | W   | Reserved (ignored)                       |
| 7-6 | W   | Receive FIFO trigger level               |
|     |     | 00 = 1 byte                              |
|     |     | 01 = 4 bytes                             |
|     |     | 10 = 8 bytes                             |
|     |     | 11 = 14 bytes                            |

# 2.4.4 Line Control Register (LCR)

| Bit | R/W | Bit Description                                                                          |
|-----|-----|------------------------------------------------------------------------------------------|
| 1-0 | R/W | Word Length Select                                                                       |
|     |     | 00 = 5 bits                                                                              |
|     |     | 01 = 6 bits                                                                              |
|     |     | 10 = 7 bits                                                                              |
|     |     | 11 = 8 bits                                                                              |
| 2   | R/W | Number of Stop bits                                                                      |
|     |     | 0 = 1 stop bit                                                                           |
|     |     | 1 = 2 stop bits (1.5 stop bits with 5 data bits)                                         |
|     |     | Note: the receiver checks for the 1 <sup>st</sup> stop bit only                          |
| 3   | R/W | Parity Enable                                                                            |
|     |     | 0 = no parity                                                                            |
|     |     | 1 = enable parity                                                                        |
| 4   | R/W | Even Parity (used only when parity is enabled)                                           |
|     |     | 0 = odd parity                                                                           |
|     |     | 1 = even parity                                                                          |
| 5   | R/W | Stick Parity                                                                             |
|     |     | Ignored                                                                                  |
| 6   | R/W | Set Brake                                                                                |
|     |     | 0 = normal operation                                                                     |
|     |     | 1 = The serial output is forced to logic 0 (Spacing State, which                         |
|     |     | will cause a Break interrupt in the receiver)                                            |
| 7   | R/W | Divisor Latch (baud rate generator) Access bit                                           |
|     |     | This bit must be set to 1 to set the baud rate, it Must be set to 0 to access the FIFO's |

# 2.4.5 Modem Control Register (MCR)

| Bit | R/W | Bit Description              |  |
|-----|-----|------------------------------|--|
| 0   | R/W | DTRn                         |  |
|     |     | bit is inverted to drive pin |  |
| 1   | R/W | RTSn                         |  |
|     |     | bit is inverted to drive pin |  |
| 2   | R/W | Out 1n                       |  |
|     |     | bit is inverted to drive pin |  |
| 3   | R/W | Out 2n                       |  |
|     |     | bit is inverted to drive pin |  |
| 4   | R/W | Loop Back mode               |  |
| 7-5 | R   | 0 (ignored)                  |  |

# 2.4.6 Line Status Register (LSR)

| Bit | R   | Bit Description                                                                              |
|-----|-----|----------------------------------------------------------------------------------------------|
| 0   | R   | Data Ready                                                                                   |
|     |     | 0 = Receive FIFO is empty                                                                    |
|     |     | 1 = at lest one character is in the receive FIFO                                             |
| 1   | R   | Overrun Error                                                                                |
|     |     | 0 = no error                                                                                 |
|     |     | 1 = Receive FIFO was full, and an additional character was                                   |
|     |     | received, but was lost                                                                       |
| 2   | R   | Parity Error                                                                                 |
|     |     | 0 = no error                                                                                 |
|     |     | 1 = top character in FIFO was received with a parity error.                                  |
|     |     | If enabled, generates a Receiver Line Status Interrupt                                       |
| 3   | R   | Framing Error                                                                                |
|     |     | 0 = no error                                                                                 |
|     |     | 1 = top character in FIFO was received without a valid stop bit.                             |
|     |     | If enabled, generates a Receiver Line Status Interrupt                                       |
| 4   | R   | Break Interrupt                                                                              |
|     |     | 0 = No Interrupt                                                                             |
|     |     | 1 = a break condition has been reached (the receive serial input                             |
|     |     | has a logic 0 for a character period). If enabled, generates a                               |
| 5   | р   | Receiver Line Status Interrupt                                                               |
| 3   | R   | Transmitter Holding Register                                                                 |
|     |     | 0 = Transmitter FIFO is not Empty                                                            |
|     |     | 1 = Transmitter FIFO is Empty If enabled, generates a<br>Transmitter Holding Empty Interrupt |
| 6   | R   | Transmitter Empty                                                                            |
| U   | K   | 0 = not  1                                                                                   |
|     |     | 1 = Transmitter FIFO and Transmitter Shift Register is Empty.                                |
| 7   | R   | Error in receive FIFO                                                                        |
| /   | IX. | 0 = not  1                                                                                   |
|     |     | 1 = at least one error (parity, framing or break) in receive FIFO.                           |
|     |     | This bit is cleared upon reading this register.                                              |
|     |     |                                                                                              |

### 2.4.7 Modem Status Register (MSR)

| Bit | R | Bit Description                                                  |
|-----|---|------------------------------------------------------------------|
| 0   | R | Delta Clear to Send                                              |
|     |   | 0 = no change in CTSn input line                                 |
|     |   | 1 = CTSn has changed state since last register read              |
| 1   | R | Delta Data Set Ready                                             |
|     |   | 0 = no change in DSRn input line                                 |
|     |   | 1 = DSRn has changed state since last register read              |
| 2   | R | Trailing Edge Ring Indicator                                     |
|     |   | 0 = no rising edge in RIn input line                             |
|     |   | 1 = rising edge in RIn input line since last register read       |
| 3   | R | Delta Data Carrier Detect                                        |
|     |   | 0 = no change in DCDn input line                                 |
|     |   | 1 = DCDn has changed state since last register read              |
| 4   | R | Clear to Send                                                    |
|     |   | Complement of the CTSn input                                     |
|     |   | In loop back, this bit is equivalent to RTS in the MCR (bit 1)   |
| 5   | R | Data Set Ready                                                   |
|     |   | Complement of the DSRn input                                     |
|     |   | In loop back, this bit is equivalent to DTR in the MCR (bit 0)   |
| 6   | R | Ring Indicator                                                   |
|     |   | Complement of the RIn input                                      |
|     |   | In loop back, this bit is equivalent to Out 1 in the MCR (bit 2) |
| 7   | R | Data Carrier Detect                                              |
|     |   | Complement of the DCDn input                                     |
|     |   | In loop back, this bit is equivalent to Out 2 in the MCR (bit 3) |

### 2.4.8 Scratch Register (SCR)

This byte is readable and writeable. It has no active UART function. Software may use it for temporary storage, or ignore it completely.

### 2.4.9 Baud Rate Generator (DLL,DLM)

The Baud Rate Generator will divide the BR\_clk input by any divisor from 2 to 2^16-1. The output frequency of the Baud Rate Generator is 16X the serial data baud rate. These two registers store the divisor in a 16 bit binary format. When either of these registers are loaded, the 16 bit counter is immediately loaded.

# 2.5 The UART I/O

| I/O            |   | Function                                                                                                                                                                                                                                                                               |
|----------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk            | Ι | Clock – the processor interface is synchronous with this clock                                                                                                                                                                                                                         |
| BR_clk         | Ι | The Baud rate generator Clock – asynchronous FIFO's are used to transfer data between clock domains.                                                                                                                                                                                   |
| rst            | Ι | Asynchronous Reset, active high                                                                                                                                                                                                                                                        |
| CS             | Ι | Chip select, active high – when this signal is high, a<br>data transfer will take place on each clock cycle<br>(The wrappers will limit this to one clock period wide,<br>if a wrapper is not used, it should be high for only one<br>clock period- unless the burst mode is intended) |
| WR             | Ι | Write – when high with CS, a write cycle                                                                                                                                                                                                                                               |
|                |   | When low with CS, a read cycle                                                                                                                                                                                                                                                         |
| A(2 downto 0)  | Ι | Address bus                                                                                                                                                                                                                                                                            |
| D(7 downto 0)  | Ι | Input Data Bus                                                                                                                                                                                                                                                                         |
| sRX            | Ι | Serial receiver input                                                                                                                                                                                                                                                                  |
| CTSn           | Ι | Clear to Send, active low                                                                                                                                                                                                                                                              |
| DSRn           | Ι | Data Set Ready, active low                                                                                                                                                                                                                                                             |
| RIn            | Ι | Ring Indicator, active low                                                                                                                                                                                                                                                             |
| DCDn           | Ι | Data Carrier Detect, active low                                                                                                                                                                                                                                                        |
| sTX            | 0 | Serial Transmit data                                                                                                                                                                                                                                                                   |
| DTRn           | 0 | Data Terminal Ready, active low                                                                                                                                                                                                                                                        |
| RTSn           | 0 | Request to Send, active low                                                                                                                                                                                                                                                            |
| OUT1n          | 0 | User-designated output1, active low                                                                                                                                                                                                                                                    |
| OUT2n          | 0 | User-designated output2, active low                                                                                                                                                                                                                                                    |
| TXRDYn         | 0 | Transmit DMA signaling                                                                                                                                                                                                                                                                 |
| RXRDYn         | 0 | Receiver DMA signaling                                                                                                                                                                                                                                                                 |
| IRQ            | 0 | Interrupt Output                                                                                                                                                                                                                                                                       |
| B_CLK          | 0 | 16x Baud Rate Clock output                                                                                                                                                                                                                                                             |
| RD(7 downto 0) | 0 | Read data bus                                                                                                                                                                                                                                                                          |

File name: gh\_uart\_16550.vhd

DMA Modes affect the operation of the TXRDYn and RXRDYn signals.

Mode 0: Supports single transfer DMA

Mode 1: Supports multiple transfers (once active, signals stay active until the Read FIFO is empty, or the Transmit FIFO is full)

# 2.6 The Tx Module

| I/O           |   | Function                                                |
|---------------|---|---------------------------------------------------------|
| clk           | Ι | Clock, the same clock as used by the baud rate          |
|               |   | generator                                               |
| rst           | Ι | Asynchronous Reset, active high                         |
| xBRC          | Ι | A clock enable, 16 times the baud rate                  |
| D_RDYn        | Ι | Data ready, active low (expected to be tied to the FIFO |
|               |   | EMPTY pin)                                              |
| D(7 downto 0) | Ι | Input Data                                              |
| num_bits      | Ι | The number of data bits in a transfer (an integer),     |
|               |   | expected to be 5, 6, 7 or 8.                            |
| Break_CB      | Ι | Forces the output to the Break level (logic low)        |
| stop_B        | Ι | When low, one stop bit is sent, when high, two (or 1.5  |
|               |   | when num_bits = 5) stop bits are sent                   |
| Parity_EN     | Ι | Parity Enable                                           |
| Parity_EV     | Ι | When parity is enabled, low means ODD parity is         |
|               |   | generated, when high, EVEN parity is enabled            |
| sTX           | 0 | Serial Transmit data                                    |
| BUSYn         | 0 | Active low while busy with Transmitting                 |
| read          | 0 | The hand shake companion of D_RDYn (expected to         |
|               |   | be tied to the FIFO RD pin)                             |

File name: gh\_uart\_Tx\_8bit.vhd

## 2.7 The Rx Module

| I/O           |   | Function                                            |
|---------------|---|-----------------------------------------------------|
| clk           | Ι | Clock, the same clock as used by the baud rate      |
|               |   | generator                                           |
| rst           | Ι | Asynchronous Reset, active high                     |
| BRCx16        | Ι | A clock enable, 16 times the baud rate              |
| sRX           | Ι | Serial Receive data                                 |
| num_bits      | Ι | The number of data bits in a transfer (an integer), |
|               |   | expected to be 5, 6, 7 or 8.                        |
| Parity_EN     | Ι | Parity Enable                                       |
| Parity_EV     | Ι | When parity is enabled, low means ODD parity is     |
|               |   | expected, when high, EVEN parity is enabled         |
| Parity_ER     | 0 | Parity check failed                                 |
| Frame_ER      | 0 | A frame error was detected                          |
| Break_ITR     | 0 | Break error, generate a break interrupt             |
| D_RDY         | 0 | Received data ready pulse                           |
| D(7 downto 0) | 0 | Output Data                                         |

File name: gh\_uart\_Rx\_8bit.vhd

| I/O                       |   | Function                                         |
|---------------------------|---|--------------------------------------------------|
| clk_WR                    | Ι | Clock for write port, active on rising edge      |
| clk_RD                    | Ι | Clock for read port, active on rising edge       |
| rst                       | Ι | Reset, active high – resets counters, flags      |
| srst                      | Ι | Sync Reset, active high – resets counters, flags |
|                           |   | defaults to 0 (synchronous with clk_WR,          |
|                           |   | internally re-synchronized to clk_RD)            |
| WR                        | Ι | Write command, synchronous with clk_WR,          |
|                           |   | advances the write counter after write           |
| RD                        | Ι | Read command, synchronous with clk_RD,           |
|                           |   | advances read counter to read next word          |
| D(data_width -1 DOWNTO 0) | Ι | Input data                                       |
| Q(data_width -1 DOWNTO 0) | 0 | Output data                                      |
| empty                     | 0 | When low, output data is valid,                  |
|                           |   | synchronous with clk_RD                          |
| full                      | 0 | When low, WR is sampled for write command,       |
|                           |   | synchronous with clk_WR                          |

# 2.8 The Transmit FIFO

File name: gh\_fifo\_async16\_sr.vhd

### 2.9 The Receive FIFO

| I/O                       |   | Function                                         |
|---------------------------|---|--------------------------------------------------|
| clk_WR                    | Ι | Clock for write port, active on rising edge      |
| clk_RD                    | Ι | Clock for read port, active on rising edge       |
| rst                       | Ι | Reset, active high – resets counters, flags      |
| rc_srst                   | Ι | Sync Reset, active high – resets counters, flags |
|                           |   | defaults to 0 (synchronous with clk_RD,          |
|                           |   | internally re-synchronized to clk_WR)            |
| WR                        | Ι | Write command, synchronous with clk_WR,          |
|                           |   | advances the write counter after write           |
| RD                        | Ι | Read command, synchronous with clk_RD,           |
|                           |   | advances read counter to read next word          |
| D(data_width -1 DOWNTO 0) | Ι | Input data                                       |
| Q(data_width -1 DOWNTO 0) | 0 | Output data                                      |
| empty                     | 0 | When low, output data is valid,                  |
|                           |   | synchronous with clk_RD                          |
| q_full                    | 0 | Quarter Full Flag, synchronous with clk_RD       |
| h_full                    | 0 | Half Full Flag, synchronous with clk_RD          |
| a_full                    | 0 | almost Full Flag, synchronous with clk_RD        |
|                           |   | (fourteen or more data words in FIFO)            |
| full                      | 0 | When low, WR is sampled for write command,       |
|                           |   | synchronous with clk_WR                          |

File name: gh\_fifo\_async16\_rcsr\_wf.vhd

# 3 Using the UART Core

Using the UART core is the similar to using the standard 16550 UART, expect that the FIFO's are always enabled, and there is no sticky parity.

### 3.1 Initialization

For normal operation, software initialization needs to do the following operations:

- Initialize the LCR register (with bit 7 = 1)
- Initialize the Baud Rate Divisor Registers to set the desired transfer rate
- Reinitialize the LCR register (with bit 7 = 0)
- Set the FIFO trigger level (in the FCR register)
- Enable the desired interrupts

### 3.2 Baud Rate Divisor calculation

The baud rate divisor value can be calculated with this formula:

Baud rate divisor value = (frequency of BR\_clk) / (desired baud rate x 16)

Although the asynchronous protocol is highly immune to small differences in clock frequency, the baud rate divisor should be set as precisely as possible. This way, the accuracy of the desired baud rate is dependent on the oscillator frequency chosen.

The two baud rate divisor registers may be written in either order.

### 3.3 Transmit Hold Register Empty Interrupt

The Transmit Hold Register Empty Interrupt will be generated two ways:

- 1. If the transmit FIFO is empty when the interrupt enable bit is changed from disabled to enabled, an interrupt is generated.
- 2. Once the interrupt is enabled, when the transmit FIFO becomes empty, an interrupt is generated.

Once an interrupt is cleared, one of the two above conditions will need to take place before the next THRI interrupt is generated.

# 4 Core Notes

It could be argued the modules in the core should have a prefix of hl\_. But, since it has a close relationship with the GH VHDL Standard Parts Library, it seems reasonable to use the gh\_ prefix, and save the ego trip for better use elsewhere.