OpenRISC 1200 IP Core Specification (Preliminary Draft)
## REVISION HISTORY

<table>
<thead>
<tr>
<th>NUMBER</th>
<th>DATE</th>
<th>DESCRIPTION</th>
<th>NAME</th>
</tr>
</thead>
<tbody>
<tr>
<td>v0.1</td>
<td>28/3/01</td>
<td>First Draft</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.2</td>
<td>16/4/01</td>
<td>First time published</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.3</td>
<td>29/4/01</td>
<td>All chapters almost finished. Some bugs hidden waiting for an update. Awaiting feedback.</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.4</td>
<td>16/5/01</td>
<td>Synchronization with OR1K Arch Manual</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.5</td>
<td>24/5/01</td>
<td>Fixed bugs</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.6</td>
<td>28/5/01</td>
<td>Changed some SPR addresses.</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.7</td>
<td>06/9/01</td>
<td>Simplified debug unit.</td>
<td>Damjan Lampret</td>
</tr>
<tr>
<td>v0.8</td>
<td>30/08/10</td>
<td>Adding information about FPU implementation, data cache write-back capability, PIC behavior update. Instruction list update. Update of bits in config registers, bringing into line with latest OR1200 - not entirely complete.</td>
<td>Julius Baxter</td>
</tr>
<tr>
<td>v0.9</td>
<td>12/9/10</td>
<td>Clarified supported parts of OR1K instruction set. Updated core clock input information. Fixed up reference to instruction execute stage cycle table. Added divide cycles to execute stage cycle table.</td>
<td>Julius Baxter</td>
</tr>
<tr>
<td>0.10</td>
<td>1/11/10</td>
<td>Added FF1/FL1 instructions to supported instructions table.</td>
<td>Julius Baxter</td>
</tr>
<tr>
<td>v0.11</td>
<td>19/1/11</td>
<td>Cache information update. Wishbone behavior clarification. Serial integer multiply/divide update. Reset address clarification</td>
<td>Julius Baxter</td>
</tr>
</tbody>
</table>
Contents

1 Introduction 1
  1.1 OpenRISC Family ......................................................... 1
  1.2 OpenRISC 1200 .............................................................. 2
    1.2.1 Features ............................................................... 2

2 Architecture 3
  2.1 CPU/FPU/DSP ............................................................. 4
    2.1.1 Instruction unit .................................................... 4
    2.1.2 General-Purpose Registers ......................................... 4
    2.1.3 Load/Store Unit .................................................... 4
    2.1.4 Integer Execution Pipeline ....................................... 5
    2.1.5 MAC Unit ............................................................. 5
    2.1.6 Floating Point Unit ................................................ 5
    2.1.7 System Unit ........................................................ 5
    2.1.8 Exceptions .......................................................... 5
  2.2 Data Cache ............................................................... 6
  2.3 Instruction Cache ........................................................ 7
  2.4 Data MMU ................................................................. 8
  2.5 Instruction MMU .......................................................... 9
  2.6 Programmable Interrupt Controller .................................... 11
  2.7 Tick Timer ............................................................... 11
  2.8 Power Management Support ............................................. 11
  2.9 Debug unit .............................................................. 12
  2.10 Clocks & Reset .......................................................... 12
  2.11 WISHBONE Interfaces .................................................. 13

3 Operation 14
  3.1 Reset ................................................................. 14
  3.2 CPU/FPU/DSP ............................................................ 14
    3.2.1 Instructions ....................................................... 15
    3.2.2 Instruction Unit .................................................. 15
3.2.3 General-Purpose Registers ........................................... 15
3.2.4 Load/Store Unit ....................................................... 15
3.2.5 Integer Execution Pipeline ........................................ 16
3.2.6 MAC Unit ............................................................. 16
3.2.7 Floating Point Unit .................................................. 16
3.2.8 System Unit .......................................................... 17
3.2.9 Exceptions ............................................................ 17
3.3 Data Cache Operation ................................................... 18
  3.3.1 Data Cache Load/Store Access .................................... 18
  3.3.2 Data Cache Line Fill Operation .................................. 18
  3.3.3 Cache/Memory Coherency ......................................... 19
  3.3.4 Data Cache Enabling/Disabling .................................. 19
  3.3.5 Data Cache Invalidation .......................................... 19
  3.3.6 Data Cache Locking ............................................... 19
  3.3.7 Data Cache Line Prefetch ....................................... 19
  3.3.8 Data Cache Line Flush .......................................... 19
  3.3.9 Data Cache Line Invalidate ..................................... 20
  3.3.10 Data Cache Line Write-back ................................... 20
  3.3.11 Data Cache Line Lock ........................................... 20
  3.3.12 Data Cache inhibit with address bit 31 set .................... 20
3.4 Instruction Cache Operation .......................................... 20
  3.4.1 Instruction Cache Instruction Fetch Access ..................... 20
  3.4.2 Instruction Cache Line Fill Operation .......................... 20
  3.4.3 Cache/Memory Coherency ....................................... 21
  3.4.4 Instruction Cache Enabling/Disabling .......................... 21
  3.4.5 Instruction Cache Invalidation .................................. 21
  3.4.6 Instruction Cache Locking ...................................... 21
  3.4.7 Instruction Cache Line Prefetch ................................ 21
  3.4.8 Instruction Cache Line Invalidate .............................. 21
  3.4.9 Instruction Cache Line Lock .................................... 21
3.5 Data MMU ............................................................. 21
  3.5.1 Translation Disabled ............................................. 21
  3.5.2 Translation Enabled .............................................. 21
  3.5.3 DMMUCR and Flush of Entire DTLB ............................... 22
  3.5.4 Page Protection .................................................. 22
  3.5.5 DTLB Entry Reload ............................................... 23
  3.5.6 DTLB Entry Invalidation ........................................ 23
  3.5.7 Locking DTLB Entries ........................................... 23
  3.5.8 Page Attribute - Dirty (D) ....................................... 23
OpenRISC 1200 IP Core Specification
(Preliminary Draft)

3.5.9 Page Attribute - Accessed (A) .................................................. 23
3.5.10 Page Attribute - Weakly Ordered Memory (WOM) ....................... 23
3.5.11 Page Attribute - Write-Back Cache (WBC) ................................. 23
3.5.12 Page Attribute - Caching-Inhibited (CI) .................................... 23
3.5.13 Page Attribute - Cache Coherency (CC) .................................... 24
3.6 Instruction MMU ................................................................. 24
  3.6.1 Translation Disabled .......................................................... 24
  3.6.2 Translation Enabled ........................................................... 24
  3.6.3 IMMUCR and Flush of Entire ITLB ....................................... 25
  3.6.4 Page Protection ............................................................. 25
  3.6.5 ITLB Entry Reload ........................................................... 25
  3.6.6 ITLB Entry Invalidation ..................................................... 25
  3.6.7 Locking ITLB Entries ........................................................ 25
  3.6.8 Page Attribute - Dirty (D) .................................................. 26
  3.6.9 Page Attribute - Accessed (A) ............................................. 26
  3.6.10 Page Attribute - Weakly Ordered Memory (WOM) ...................... 26
  3.6.11 Page Attribute - Write-Back Cache (WBC) ............................... 26
  3.6.12 Page Attribute - Caching-Inhibited (CI) ................................ 26
  3.6.13 Page Attribute - Cache Coherency (CC) ................................ 26
3.7 Programmable Interrupt Controller ............................................ 26
3.8 Tick Timer ................................................................. 27
3.9 Power Management ......................................................... 27
  3.9.1 Clock Gating and Frequency Changing Versus CPU Stalling ............ 27
  3.9.2 Slow Down Mode ........................................................... 27
  3.9.3 Doze Mode ................................................................. 27
  3.9.4 Sleep Mode ................................................................. 27
  3.9.5 Clock Gating ............................................................... 28
  3.9.6 Disabled Units Force Clock Gating ...................................... 28
3.10 Debug Unit ............................................................ 28
  3.10.1 Watchpoints ............................................................. 28
  3.10.2 Breakpoint Exception .................................................... 28
3.11 Development Interface ...................................................... 28
  3.11.1 Debugging Through Development Interface ............................. 28
  3.11.2 Reading PC, Load/Store EA, Load Data, Store Data, Instruction .... 28
  3.11.3 Reading and Writing SPRs Through Development Interface ........ 29
  3.11.4 Tracking Data Flow ....................................................... 29
  3.11.5 Tracking Program Flow .................................................. 30
  3.11.6 Triggering External Watchpoint Event ................................ 30
4 Registers

4.1 Registers list

4.2 Register VR description

4.3 Register UPR description

4.4 Register CPUCFG description

4.5 Register DMMUCFG description

4.6 Register IMMUCFG description

4.7 Register DCCFG description

4.8 Register ICCFG description

4.9 Register DCFG description

5 IO ports

5.1 Instruction WISHBONE Master Interface

5.2 Data WISHBONE Master Interface

5.3 System Interface

5.4 Development Interface

5.5 Power Management Interface

5.6 Interrupt Interface

A Core HW Configuration

Bibliography

6 Bibliography

6.1 Bibliography

7 Index
Chapter 1

Introduction

Purpose of this document is to define specifications of the OpenRISC 1200 implementation. This specification defines all implementation specific variables that are not part of the general architecture specification. This includes type and size of data and instruction caches, type and size of data and instruction MMUs, details of all execution pipelines, implementation of exception unit, interrupt controller and other supplemental units. This document does not cover general architecture topics like instruction set, memory addressing modes and other architectural definitions. See [or1000_manual] for more information about architecture.

1.1 OpenRISC Family

OpenRISC 1000 is architecture for a family of free, open source RISC processor cores. As architecture, OpenRISC 1000 allows for a spectrum of chip and system implementations at a variety of price/performance points for a range of applications. It is a 32/64-bit load and store RISC architecture designed with emphasis on performance, simplicity, low power requirements, scalability and versatility. OpenRISC 1000 architecture targets medium and high performance networking, embedded, automotive and portable computer environments.

All OpenRISC implementations, whose first digit in identification number is 1, belong to OpenRISC 1000 family. Second digit defines which features of OpenRISC 1000 architecture are implemented and in which way they are implemented. Last two digits define how an implementation is configured before it is used in a real application.

However, at present the OR1200 is the only major RTL implementation of the OR1K architecture spec, and the OR1200 name has stuck, despite the high level of reconfigurability possible that would, strictly speaking, mean the core is either a OR1000, OR1300, etc. So, despite the various features that may or may not be implemented, the core is still only referred to as the OR1200.
1.2 OpenRISC 1200

The OR1200 is a 32-bit scalar RISC with Harvard microarchitecture, 5 stage integer pipeline, virtual memory support (MMU) and basic DSP capabilities. Default caches are 1-way direct-mapped 8KB data cache and 1-way direct-mapped 8KB instruction cache, each with 16-byte line size. Both caches are physically tagged. By default MMUs are implemented and they are constructed of 64-entry hash based 1-way direct-mapped data TLB and 64-entry hash based 1-way direct-mapped instruction TLB.

Supplemental facilities include debug unit for real-time debugging, high resolution tick timer, programmable interrupt controller and power management support. When implemented in a typical 0.18u 6LM process it should provide over 300 dhrystone 2.1 MIPS at 300MHz and 300 DSP MAC 32x32 operations, at least 20% more than any other competitor in this class. OR1200 in default configuration has about 1M transistors.

OR1200 is intended for embedded, portable and networking applications. It can successfully compete with latest scalar 32-bit RISC processors in his class and can efficiently run any modern operating system. Competitors include ARM10, ARC and Tensilica RISC processors.

1.2.1 Features

The following lists the main features of OR1200 IP core:

- All major characteristics of the core can be set by the user
- High performance of 300 Dhrystone 2.1 MIPS at 300 MHz using 0.18u process
- High performance cache and MMU subsystems
- WISHBONE SoC Interconnection Rev. B3 compliant interface
Chapter 2

Architecture

Figure 2.1 below shows general architecture of OR1200 IP core. It consists of several building blocks:

- CPU/FPU/DSP central block
- Direct-mapped data cache
- Direct-mapped instruction cache
- Data MMU based on hash based DTLB
- Instruction MMU based on hash based ITLB
- Power management unit and power management interface
- Tick timer
- Debug unit and development interface
- Interrupt controller and interrupt interface
- Instruction and Data WISHBONE host interfaces

Figure 2.1: Core’s Architecture
2.1 CPU/FPU/DSP

CPU/FPU/DSP is a central part of the OR1200 RISC processor. Figure 2.2 shows basic block diagram of the CPU/DSP. Not pictured are the FPU components. OR1200 CPU/FPU/DSP only implements sections of the ORBIS32 and ORFPX32 instruction set. No ORBIS64, ORFBX64 or ORVDX64 instructions are implemented in OR1200.

![CPU/FPU/DSP Block Diagram](image)

2.1.1 Instruction unit

The instruction unit implements the basic instruction pipeline, fetches instructions from the memory subsystem, dispatches them to available execution units, and maintains a state history to ensure a precise exception model and that operations finish in order. It also executes conditional branch and unconditional jump instructions.

The sequencer can dispatch a sequential instruction on each clock if the appropriate execution unit is available. The execution unit must discern whether source data is available and to ensure that no other instruction is targeting the same destination register.

Instruction unit handles only ORBIS32 and, optionally, a subset of the ORFPX32 instruction class. Some ORFPX32 and all ORFPX3264 and ORVDX64 instruction classes are not supported by the OR1200 at present.

2.1.2 General-Purpose Registers

OpenRISC 1200 implements 32 general-purpose 32-bit registers. OpenRISC 1000 architecture also support shadow copies of register file to implement fast switching between working contexts, however this feature is not implemented in current OR1200 implementation.

OR1200 implements general-purpose register file as two synchronous dual-port memories with capacity of 32 words by 32 bits per word.

2.1.3 Load/Store Unit

The load/store unit (LSU) transfers all data between the GPRs and the CPU’s internal bus. It is implemented as an independent execution unit so that stalls in memory subsystem only affect master pipeline if there is a data dependency.

The following are LSU’s main features:

- all load/store instruction implemented in hardware (atomic instructions included)
- address entry buffer
- pipelined operation
• aligned accesses for fast memory access

When load and store instructions are issued, the LSU determines if all operands are available. These operands include the following:

• address register operand
• source data register operand (for store instructions)
• destination data register operand (for load instructions)

### 2.1.4 Integer Execution Pipeline

The core implements the following types of 32-bit integer instructions:

• Arithmetic instructions
• Compare instructions
• Logical instructions
• Rotate and shift instructions

Most integer instructions can execute in one cycle. For details about timing see Table 3.2.

### 2.1.5 MAC Unit

The MAC unit executes DSP MAC operations. MAC operations are 32x32 with 48-bit accumulator. MAC unit is fully pipelined and can accept new MAC operation in each new clock cycle.

### 2.1.6 Floating Point Unit

The FPU implementation is based on two other FPUs available from OpenCores.org. For the comparison and conversion functions, parts were taken from the FPU project by Rudolf Usselmann, and for the arithmetic operations, the fpu100 project by Jidan Al-Eryani was converted to Verilog HDL.

All ORFPX32 instructions except for lf.madd.s and lf.rem.s are supported when the FPU is enabled in the OR1200 configuration.

### 2.1.7 System Unit

The system unit connects all other signals of the CPU/FPU/DSP that are not connected through instruction and data interfaces. It also implements all system special-purpose registers (e.g. supervisor register).

### 2.1.8 Exceptions

Core exceptions can be generated when an exception condition occurs. Exception sources in OR1200 include the following:

• External interrupt request
• Certain memory access condition
• Internal errors, such as an attempt to execute unimplemented opcode
• System call
• Internal exception, such as breakpoint exceptions

Exception handling is transparent to user software and uses the same mechanism to handle all types of exceptions. When an exception is taken, control is transferred to an exception handler at an offset defined by for the type of exception encountered. Exceptions are handled in supervisor mode.
2.2 Data Cache

The default configuration of OR1200 data cache is 8-Kbyte, 1-way direct-mapped data cache, which allows rapid core access to data. However data cache can be configured according to Table 2.1.

<table>
<thead>
<tr>
<th>Direct mapped</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16B/line, 256 lines, 1 way</td>
<td>4KB</td>
</tr>
<tr>
<td>16B/line, 512 lines, 1 way</td>
<td>8KB (default)</td>
</tr>
<tr>
<td>16B/line, 1024 lines, 1 way</td>
<td>16KB</td>
</tr>
<tr>
<td>32B/line, 1024 lines, 1 way</td>
<td>32KB</td>
</tr>
</tbody>
</table>

It is possible to operate the data cache with write-through or write-back strategies, however write-back is currently experimental. Features:

- data cache is separate from instruction cache (Harvard architecture)
- data cache implements a least-recently used (LRU) replacement algorithm within each set
- the cache directory is physically addressed. The physical address tag is stored in the cache directory
- write-through or write-back operation
- entire cache can be disabled, lines invalidated, flushed or forced to be written back, by writing to cache special purpose registers

On a miss, and appropriate conditions, the cache line is filled or emptied (written back) with 16-byte bursts. The burst fill is performed as a critical-word-first operation; the critical word is simultaneously written to the cache and forwarded to the requesting unit, thus minimizing stalls due to cache fill latency. Data cache provides storage for cache tags and performs cache line replacement function.

Data cache is tightly coupled to external interface to allow efficient access to the system memory controller.

The data cache supplies data to the GPRs by means of a 32-bit interface to the load/store unit. The LSU provides all logic required to calculate effective addresses, handles data alignment to and from the data cache, and provides sequencing for load and store operations. Write operations to the data cache can be performed on a byte, half-word or word basis.
Each line contains four contiguous words from memory that are loaded from a cache line aligned boundary. As a result, cache lines are aligned with page boundaries.

### 2.3 Instruction Cache

The default configuration of OR1200 instruction cache is 8-Kbyte, 1-way direct mapped instruction cache, which allows rapid core access to instructions. However instruction cache can be configured according to Table 2.2.

<table>
<thead>
<tr>
<th>Direct mapped</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>16B/line, 32 lines, 1 way</td>
<td>512B</td>
</tr>
<tr>
<td>16B/line, 256 lines, 1 way</td>
<td>4KB</td>
</tr>
<tr>
<td>16B/line, 512 lines, 1 way</td>
<td><strong>8KB (Default)</strong></td>
</tr>
<tr>
<td>16B/line, 1024 lines, 1 way</td>
<td>16KB</td>
</tr>
<tr>
<td>32B/line, 1024 lines, 1 way</td>
<td>32KB</td>
</tr>
</tbody>
</table>

#### Table 2.2: Possible Instruction Cache Configurations of OR1200

Features:

- instruction cache is separate from data cache (Harvard architecture)
- instruction cache implements a least-recently used (LRU) replacement algorithm within each set LRU
the cache directory is physically addressed. The physical address tag is stored in the cache directory

it can be disabled or invalidated by writing to cache special purpose registers

On a miss, the cache is filled in with 16-byte bursts. The burst fill is performed as a critical-word-first operation; the critical word is simultaneously written to the cache and forwarded to the requesting unit, thus minimizing stalls due to cache fill latency. Instruction cache provides storage for cache tags and performs cache line replacement function.

Instruction cache is tightly coupled to external interface to allow efficient access to the system memory controller.

The instruction cache supplies instructions to the instruction sequencer by means of a 32-bit interface to the instruction fetch subunit. The instruction fetch subunit provides all logic required to calculate effective addresses.

Each line contains four contiguous words from memory that are loaded from a line-size aligned boundary. As a result, cache lines are aligned with page boundaries.

## 2.4 Data MMU

The OR1200 implements a virtual memory management scheme that provides memory access protection and effective-to-
physical address translation. Protection granularity is as defined by OpenRISC 1000 architecture - 8-Kbyte and 16-Mbyte pages.

<table>
<thead>
<tr>
<th>Possible Data TLB Configurations of OR1200</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Direct mapped</strong></td>
</tr>
<tr>
<td>16 entries per way</td>
</tr>
<tr>
<td>32 entries per way</td>
</tr>
<tr>
<td>64 entries per way</td>
</tr>
<tr>
<td>128 entries per way</td>
</tr>
</tbody>
</table>
Features:

- data MMU is separate from instruction MMU
- page size 8-Kbyte
- comprehensive page protection scheme
- direct mapped hash based translation lookaside buffer (DTLB) with the default of 1 way and the following features:
  - miss and fault exceptions
  - software tablewalk
  - high performance because of hashed based design
  - variable number DTLB entries with default of 64 per each way

The MMU hardware supports two-level software tablewalk.

2.5 Instruction MMU

The OR1200 implements a virtual memory management scheme that provides memory access protection and effective-to-physical address translation. Protection granularity is as defined by OpenRISC 1000 architecture - 8-Kbyte and 16-Mbyte pages.
Table 2.4: Possible Instruction TLB Configurations of OR1200

<table>
<thead>
<tr>
<th>Entries per way</th>
<th>Direct mapped</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 entries per way</td>
<td>16 DTLB entries</td>
</tr>
<tr>
<td>32 entries per way</td>
<td>32 DTLB entries</td>
</tr>
<tr>
<td>64 entries per way</td>
<td>64 DTLB entries (default)</td>
</tr>
<tr>
<td>128 entries per way</td>
<td>128 DTLB entries</td>
</tr>
</tbody>
</table>

Features:

- Instruction MMU is separate from data MMU
- Pages size 8-Kbyte
- Comprehensive page protection scheme
- 1 way direct-mapped hash based translation lookaside buffer (ITLB) with the following features:
  - Miss and fault exceptions
  - Software tablewalk
  - High performance because of hashed based design
  - Variable number of ITLB entries with default of 64 entries per way

The MMU hardware supports two-level software tablewalk.
2.6 Programmable Interrupt Controller

The interrupt controller receives interrupts from external sources and forwards them as low or high priority interrupt exception to the CPU core.

Programmable interrupt controller has three special-purpose registers and 32 interrupt inputs. Interrupt input 0 and 1 are always enabled and connected to high and low priority interrupt input, respectively. 30 other interrupt inputs can be masked and assigned low or high priority through programming special-purpose registers.

2.7 Tick Timer

OR1200 implements tick timer facility. Basically this is a timer that is clocked by RISC clock and is used by the operating system to precisely measure time and schedule system tasks.

OR1200 precisely follow architectural definition of the tick timer facility:

- Maximum timer count of 2^32 clock cycles
- Maximum time period of 2^28 clock cycles between interrupts
- Maskable tick timer interrupt
- Single run, restartable or continues timer

Tick timer operates from independent clock source so that doze power management mode can be implemented.

2.8 Power Management Support

To optimize power consumption, the OR1200 provides low-power modes that can be used to dynamically activate and deactivate certain internal modules.

OR1200 has three major features to minimize power consumption:

- Slow and Idle Modes (SW controlled clock freq reduction)
- Doze and Sleep Modes (interrupt wake-up)
Table 2.5: Power Consumption

<table>
<thead>
<tr>
<th>Power Minimization Feature</th>
<th>Approx Power Consumption Reduction</th>
</tr>
</thead>
<tbody>
<tr>
<td>Slow and Idle mode</td>
<td>2x - 10x</td>
</tr>
<tr>
<td>Doze mode</td>
<td>100x</td>
</tr>
<tr>
<td>Sleep mode</td>
<td>200x</td>
</tr>
<tr>
<td>Dynamic clock gating</td>
<td>N/A</td>
</tr>
</tbody>
</table>

Slow down mode takes advantage of the low-power dividers in external clock generation circuitry to enable full functionality, but at a lower frequency so that a power consumption is reduced. PMR[SDF] 4 bits are broadcasted on pm_clksd and external clock generation for the RISC should adapt RISC clock frequency according to the value on pm_clksd.

When software initiates the doze mode, software processing on the core suspends. The clocks to the RISC internal modules are disabled except to the tick timer. However any other on-chip blocks can continue to function as normal. The OR1200 will leave doze mode and enter normal mode when a pending interrupt occurs.

In sleep mode, all OR1200 internal units are disabled and clocks gated. Optionally implementation may choose to lower the operating voltage of the OR1200 core. The OR1200 should leave sleep mode and enter normal mode when a pending interrupt occurs.

Dynamic Clock gating (unit clock gating on clock by clock basis) is not supported by OR1200.

### 2.9 Debug unit

Debug unit assists software developers to debug their systems. It provides support only for basic debugging and does not have support for more advanced debug features of OpenRISC 1000 architecture such as watchpoints, breakpoints and program-flow control registers.

![Block Diagram of Debug Unit](image)

Watchpoints and breakpoints are events triggered by program- or data-flow matching the conditions programmed in the debug registers. Breakpoints unlike watchpoints also suspend execution of the current program-flow and start breakpoint exception.

### 2.10 Clocks & Reset

The OR1200 core has a clock input each for the instruction and data Wishbone interface logic, and for the CPU core. Clock input clk_cpu clocks everything inside the Wishbone interfaces. Data Wishbone interface is clocked by dwb_clk_i, instruction Wishbone interface is clocked by iwb_clk_i.

OR1200 has asynchronous reset signal. Reset signal rst, when asserted high, immediately resets all flip-flops inside OR1200. When deasserted, OR1200 will start reset exception.
2.11 WISHBONE Interfaces

Two WISHBONE interfaces connect OR1200 core to external peripherals and external memory subsystem. They are WISHBONE SoC Interconnection specification Rev. B3 compliant. The implementation implements a 32-bit bus width and does not support other bus widths.

Wishbone registered-feedback incrementing burst accesses occur when not disabled, and cache lines are filled. The burst size (beats) is determined by the cache line size.
Chapter 3

Operation

This section describes the operation of the OR1200 core. For operations that pertain to the architectural definitions, see [or1000_manual].

3.1 Reset

OR1200 has one asynchronous reset signal that can be used by a soft and hard reset on a higher system hierarchy levels.

Figure 3.1: Power-Up and Reset Sequence

Figure 3.1 shows how asynchronous reset is applied after powering up the OR1200 core. Reset is connected to asynchronous reset of almost all flip-flops inside RISC core. Special care must be taken to ensure hold and setup times of all flip-flops compared to main RISC clock.

If system implements gated clocks, then clock gating can be used to ensure proper reset timing.

Figure 3.2: Power-Up and Reset Sequence w/ Gated Clock

The address the PC assumes at hard reset (assertion of external reset signal) is definable at synthesis time, via the OR1200_BOOT_ADR define. This is not to be confused with the ability to set the exception prefix address with the EPH bit.

3.2 CPU/FPU/DSP

CPU/FPU/DSP is implementation of the 32-bit part of the OpenRISC 1000 architecture and only a subset of all features is implemented.
3.2.1 Instructions

The following table lists the instructions implemented in the OR1200. Those optionally implemented are indicated as such.

<table>
<thead>
<tr>
<th>Instruction mnemonic</th>
<th>Optional</th>
<th>Instruction mnemonic</th>
<th>Optional</th>
<th>Instruction mnemonic</th>
<th>Optional</th>
<th>Instruction mnemonic</th>
<th>Optional</th>
</tr>
</thead>
<tbody>
<tr>
<td>l.add</td>
<td></td>
<td>l.lws</td>
<td></td>
<td>l.sfges</td>
<td></td>
<td>l.trap</td>
<td></td>
</tr>
<tr>
<td>l.addc</td>
<td>Yes</td>
<td>l.lwz</td>
<td></td>
<td>l.sfgeu</td>
<td></td>
<td>l.xor</td>
<td></td>
</tr>
<tr>
<td>l.addi</td>
<td></td>
<td>l.mac</td>
<td>Yes</td>
<td>l.sfgt</td>
<td></td>
<td>l.xori</td>
<td></td>
</tr>
<tr>
<td>l.and</td>
<td></td>
<td>l.macr</td>
<td>Yes</td>
<td>l.sfgtu</td>
<td></td>
<td>l.div.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.bf</td>
<td></td>
<td>l.mfspr</td>
<td></td>
<td>l.sflt</td>
<td></td>
<td>l.itof.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.bit</td>
<td></td>
<td>l.movhi</td>
<td></td>
<td>l.sfltu</td>
<td></td>
<td>l.itof.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.div</td>
<td>Yes</td>
<td>l.msb</td>
<td>Yes</td>
<td>l.sfne</td>
<td></td>
<td>l.mul.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.ff1</td>
<td>Yes</td>
<td>l.mtspr</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.mul.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.j</td>
<td></td>
<td>l.mul</td>
<td>Yes</td>
<td>l.sll</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.jal</td>
<td></td>
<td>l.nop</td>
<td></td>
<td>l.sll</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.jalr</td>
<td></td>
<td>l.or</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.jr</td>
<td></td>
<td>l.ori</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.lib</td>
<td></td>
<td>l.rfe</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.libz</td>
<td></td>
<td>l.ori</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.lhs</td>
<td></td>
<td>l.sy</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
<tr>
<td>l.lhz</td>
<td></td>
<td>l.sfq</td>
<td></td>
<td>l.sf.eq.s</td>
<td></td>
<td>l.sfge.s</td>
<td>Yes</td>
</tr>
</tbody>
</table>

For a complete description of each instruction’s format refer to [or1000_manual].

3.2.2 Instruction Unit

Instruction unit generates instruction fetch effective address and fetches instructions from instruction cache. Each clock cycle one instruction can be fetched. Instruction fetch EA is further translated into physical address by IMMU.

3.2.3 General-Purpose Registers

General-purpose register file can supply two read operands each clock cycle and store one result in a destination register. GPRs can be also read and written through development interface.

3.2.4 Load/Store Unit

LSU can execute one load instruction every two clock cycles assuming load instruction have a hit in the data cache. Execution of store instructions takes one clock cycle assuming they have a hit in the data cache.

LSU performs calculation of the load/store effective address. EA is further translated into physical address by DMMU.

Load/store effective address and load and store data can be also accessed through development interface.
3.2.5 Integer Execution Pipeline

The core implements the following types of 32-bit integer instructions:

- Arithmetic instructions
- Compare instructions
- Logical instructions
- Rotate and shift instructions

Table 3.2: Execution Time of Integer Instructions

<table>
<thead>
<tr>
<th>Instruction Group</th>
<th>Clock Cycles to Execute</th>
</tr>
</thead>
<tbody>
<tr>
<td>Arithmetic except Multiply/Divide</td>
<td>1</td>
</tr>
<tr>
<td>Multiply</td>
<td>3</td>
</tr>
<tr>
<td>Divide</td>
<td>32</td>
</tr>
<tr>
<td>Compare</td>
<td>1</td>
</tr>
<tr>
<td>Logical</td>
<td>1</td>
</tr>
<tr>
<td>Rotate and Shift</td>
<td>1</td>
</tr>
<tr>
<td>Others</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 3.2 lists execution times for instructions executed by integer execution pipeline. Most instructions are executed in one clock cycle.

Integer multiply can be either serial or parallel implementations. Serial operations require one clock cycle per bit of operand, which is 32-cycles on the OR1200. At present no synthesis tools support division operators, and so the serial option must be used.

3.2.6 MAC Unit

MAC unit executes l.mac instructions. MAC unit implements 32x32 fully pipelined multiplier and 48-bit accumulator. MAC unit can accept one new l.mac instruction each clock cycle.

Care should be taken when executing l.macrc (MAC read and clear) too soon after the final l.mac instruction as the operation may still be underway and the result will not be valid in time. It is recommended at least 3 other instructions (or just l.nops) are inserted between the final l.mac and l.macrc.

3.2.7 Floating Point Unit

The floating point unit has a mechanism to stall the processor pipeline until processing has completed.

The following table indicates the number of cycles per operation

Table 3.3: Execution time of floating point instructions

<table>
<thead>
<tr>
<th>Operation</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>Add/subtract</td>
<td>10</td>
</tr>
<tr>
<td>Multiply</td>
<td>38</td>
</tr>
<tr>
<td>Divide</td>
<td>37</td>
</tr>
<tr>
<td>Compare</td>
<td>2</td>
</tr>
<tr>
<td>Convert</td>
<td>7</td>
</tr>
</tbody>
</table>
3.2.8 System Unit

System unit implements system control and status special-purpose registers and executes all l.mtspr/l.mfspr instructions.

3.2.9 Exceptions

The core implements a precise exception model. This means that when an exception is taken, the following conditions are met:

- Subsequent instructions in program flow are discarded
- Previous instructions finish and write back their results
- The address of faulting instruction is saved in EPCR registers and the machine state is saved to ESR registers

<table>
<thead>
<tr>
<th>Exception Type</th>
<th>Vector Offset</th>
<th>Causing Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset</td>
<td>0x100</td>
<td>Caused by reset.</td>
</tr>
<tr>
<td>Bus Error</td>
<td>0x200</td>
<td>Caused by an attempt to access invalid physical address.</td>
</tr>
<tr>
<td>Data Page Fault</td>
<td>0x300</td>
<td>Generated artificially by DTLB miss exception handler when no matching PTE found in page tables or page protection violation for load/store operations.</td>
</tr>
<tr>
<td>Instruction Page Fault</td>
<td>0x400</td>
<td>Generated artificially by ITLB miss exception handler when no matching PTE found in page tables or page protection violation for instruction fetch.</td>
</tr>
<tr>
<td>Low Priority External Interrupt</td>
<td>0x500</td>
<td>Low priority external interrupt asserted.</td>
</tr>
<tr>
<td>Alignment</td>
<td>0x600</td>
<td>Load/store access to naturally not aligned location.</td>
</tr>
<tr>
<td>Illegal Instruction</td>
<td>0x700</td>
<td>Illegal instruction in the instruction stream.</td>
</tr>
<tr>
<td>High Priority External Interrupt</td>
<td>0x800</td>
<td>High priority external interrupt asserted.</td>
</tr>
<tr>
<td>D-TLB Miss</td>
<td>0x900</td>
<td>No matching entry in DTLB (DTLB miss).</td>
</tr>
<tr>
<td>I-TLB Miss</td>
<td>0xA00</td>
<td>No matching entry in ITLB (ITLB miss).</td>
</tr>
<tr>
<td>System Call</td>
<td>0xC00</td>
<td>System call initiated by software.</td>
</tr>
<tr>
<td>Floating point exception</td>
<td>0xD00</td>
<td>FP operation caused flags in FPSCR to become set.</td>
</tr>
<tr>
<td>Trap</td>
<td>0xE00</td>
<td>Trap instruction was decoded</td>
</tr>
</tbody>
</table>

The OR1200 exception support does not include support for range exceptions or fast context switching.
3.3 Data Cache Operation

3.3.1 Data Cache Load/Store Access

Load/store unit requests data from the data cache and stores them into the general-purpose register file and forwards them to integer execution units. Therefore LSU is tightly coupled with the data cache.

If there is no data cache line miss nor DTLB miss, load operations take two clock cycles to execute and store operations take one clock cycle to execute. LSU does all the data alignment work.

Data can be written to the data cache on a word, half-word or byte basis. Since data cache only operates in write-through mode, all writes are immediately written back to main memory or to the next level of caches.

![Figure 3.3: WISHBONE Write Cycle](image)

Figure 3.3 shows how a write-through cycle on data WISHBONE interface is performed when a store instruction hits in the data cache. If `dwb_ERR_I` or `dwb_RTY_I` is asserted instead of usual `dwb_ACK_I`, bus error exception is invoked.

3.3.2 Data Cache Line Fill Operation

When executing load instruction and a cache miss occurs, depending on whether the cache uses write-through or write-back strategy and the line is clean or invalid, a 4 beat sequential read burst with critical word first is performed. If the strategy is write-back and the line is dirty, the line is first written back to memory. The critical word is forwarded to the load/store unit to minimize performance loss because of the cache miss.

![Figure 3.4: WISHBONE Block Read Cycle](image)

Figure 3.4 shows how a cache line is read in WISHBONE read block cycle composed out of four read transfers. If `dwb_ERR_I` or `dwb_RTY_I` is asserted instead of usual `dwb_ACK_I`, bus error exception is invoked.
When executing a store instruction with the cache in write-through strategy, and a cache miss occurs, the write is simply put on the bus and no caching occurs. If it is a miss and the cache is in write back strategy and the line is valid and clean or invalid, a 4 beat sequential read burst to fill the line is performed, and the the write to cache occurs. If storing and a cache miss occurs, and the desired line is valid and dirty, it is first written back to memory before the desired line is read.

![Figure 3.5: WISHBONE Block Read/Write Cycle](image-url)

Figure 3.5 shows how a cache line is read in WISHBONE read block cycle followed by a write transfer. If `dwb_ERR_I` or `dwb_RTY_I` is asserted instead of usual `dwb_ACK_I`, bus error exception is invoked.

### 3.3.3 Cache/Memory Coherency

Data cache in OR1200 operates in either write-through or write-back mode, definable at synthesis time, for default use, and runtime when DMMU is used. There is currently no coherency support between local data cache and caches of other processors.

### 3.3.4 Data Cache Enabling/Disabling

Data cache is disabled at power up. Entire data cache can be enabled by setting bit SR[DCE] to one. Before data cache is enabled, it must be invalidated.

### 3.3.5 Data Cache Invalidation

Data cache in OR1200 does not support invalidation of entire data cache. Normal procedure to invalidate entire data cache is to cycle through all data cache lines and invalidate each line separately.

### 3.3.6 Data Cache Locking

Data cache implements way locking bits in data cache control register DCCR. Bits LWx lock individual ways when they are set to one.

### 3.3.7 Data Cache Line Prefetch

Data cache line prefetch is optional in the OpenRISC 1000 architecture and is not implemented in OR1200.

### 3.3.8 Data Cache Line Flush

Operation is performed by writing effective address to the DCBFR register. When a cache line is valid and clean, or the cache is in write-through strategy, the line is invalidated and no write-back occurs.
3.3.9 Data Cache Line Invalidate

Data cache line invalidate invalidates a single data cache line. Operation is performed by writing effective address to the DCBIR register. If cache is in write-back strategy, it is best to use the line flush function.

3.3.10 Data Cache Line Write-back

Operation is performed by writing effective address to the DCBWR register.

If cache is in write-through strategy, this operation is ignored as no lines will be cached and dirty, capable of being written back.

3.3.11 Data Cache Line Lock

Locking of individual data cache lines is not implemented in OR1200.

3.3.12 Data Cache inhibit with address bit 31 set

If DMMU is disabled, by default all addresses with bit 31 of the address asserted high will cause the data cache to be inhibited, meaning no reads or writes are cached.

If the DMMU is enabled, it is possible for any address to be inhibited or not, and in these modes the cache behaves accordingly.

3.4 Instruction Cache Operation

3.4.1 Instruction Cache Instruction Fetch Access

Instruction unit requests instruction from the instruction cache and forwards them to the instruction queue inside instruction unit. Therefore instruction unit is tightly coupled with the instruction cache.

If there is no instruction cache line miss nor ITLB miss, instruction fetch operation takes one clock cycle to execute.

Instruction cache cannot be explicitly modified like data cache can be with store instructions.

3.4.2 Instruction Cache Line Fill Operation

On a cache miss, a 4 beat sequential read burst with critical word first is performed. Critical word is forwarded to the instruction unit to minimize performance loss because of the cache miss.

Figure 3.6: WISHBONE Block Read Cycle

Figure 3.6 shows how a cache line is read in WISHBONE read block cycle composed out of four read transfers. If iwb_ERR_I or iwb_RTY_I is asserted instead of usual dwb_ACK_I, bus error exception is invoked.
3.4.3 Cache/Memory Coherency

OR1200 is not intended for use in multiprocessor environments. Therefore no support for coherency between local instruction cache and caches of other processors or main memory is implemented.

3.4.4 Instruction Cache Enabling/Disabling

Instruction cache is disabled at power up. Entire instruction cache can be enabled by setting bit SR[ICE] to one. Before instruction cache is enabled, it must be invalidated.

3.4.5 Instruction Cache Invalidation

Instruction cache in OR1200 does not support invalidation of entire instruction cache. Normal procedure to invalidate entire instruction cache is to cycle through all instruction cache lines and invalidate each line separately.

3.4.6 Instruction Cache Locking

Instruction cache implements way locking bits in instruction cache control register ICCR. Bits LWx lock individual ways when they are set to one.

3.4.7 Instruction Cache Line Prefetch

Instruction cache line prefetch is optional in the OpenRISC 1000 architecture and is not implemented in OR1200.

3.4.8 Instruction Cache Line Invalidate

Instruction cache line invalidate invalidates a single instruction cache line. Operation is performed by writing effective address to the ICBIR register.

3.4.9 Instruction Cache Line Lock

Locking of individual instruction cache lines is not implemented in OR1200.

3.5 Data MMU

3.5.1 Translation Disabled

Load/store address translation can be disabled by clearing bit SR[DME]. If translation is disabled, then physical address used to access data cache and optionally provided on dwb_ADDR_O, is the same as load/store effective address.

3.5.2 Translation Enabled

Load/store address translation can be enabled by setting bit SR[DME]. If translation is enabled, it provides load/store effective address to physical address translation and page protection for memory accesses.
In OR1200 case, page tables must be managed by operating system’s virtual memory management subsystem. Figure 3.7 shows address translation using two-level page table. Refer to [or1000_manual] for one-level page table address translation as well as for details about address translation and page table content.

### 3.5.3 DMMUCR and Flush of Entire DTLB

DMMUCR is not implemented in OR1200. Therefore page table base pointer (PTBP) must be stored in software variable. Flush of entire DTLB must be performed by software flush of every DTLB entry separately. Software flush is performed by manually writing bits from the TLB entries back to PTEs.

### 3.5.4 Page Protection

After a virtual address is determined to be within a page covered by the valid PTE, the access is validated by the memory protection mechanism. If this protection mechanism prohibits the access, a data page fault exception is generated.

The memory protection mechanism allows selectively granting read access and write access for both supervisor and user modes. The page protection mechanism provides protection at all page level granularities.

<table>
<thead>
<tr>
<th>Protection attribute</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>DTLBWyTR[SREx]</td>
<td>Enable load operations in supervisor mode to the page.</td>
</tr>
<tr>
<td>DTLBWyTR[SWEx]</td>
<td>Enable store operations in supervisor mode to the page.</td>
</tr>
<tr>
<td>DTLBWyTR[UREx]</td>
<td>Enable load operations in user mode to the page.</td>
</tr>
<tr>
<td>DTLBWyTR[UWEx]</td>
<td>Enable store operations in user mode to the page.</td>
</tr>
</tbody>
</table>

![Figure 3.7: 32-bit Address Translation Mechanism using Two-Level Page Table](image)
Table 3.5 lists page protection attributes defined in DTLBWyTR register. For the individual page appropriate strategy out of seven possible strategies programmed with the PPI field of the PTE. Because OR1200 does not implement DMMUPR, translation of \( \text{PTE}[\text{PPI}] \) into suitable set of protection bits must be performed by software and written into DTLBWyTR.

### 3.5.5 DTLB Entry Reload

OR1200 does not implement DTLB entry reloads in hardware. Instead software routine must be used to search page table for correct page table entry (PTE) and copy it into the DTLB. Software is responsible for maintaining accessed and dirty bits in the page tables.

When LSU computes load/store effective address whose physical address is not already cached by DTLB, a DTLB miss exception is invoked.

DTLB reload routine must load the correct PTE to correct DTLBWyMR and DTLBWyTR register from one of possible DTLB ways.

### 3.5.6 DTLB Entry Invalidation

Special-purpose register DTLBEIR must be written with the effective address and corresponding DTLB entry will be invalidated in the local DTLB.

### 3.5.7 Locking DTLB Entries

Since all DTLB entry reloads are performed in software, there is no hardware locking of DTLB entries. Instead it is up to the software reload routine to avoid replacing some of the entries if so desired.

### 3.5.8 Page Attribute - Dirty (D)

Dirty (D) attribute is not implemented in OR1200 DTLB. It is up to the operating system to generate dirty attribute bit with page protection mechanism.

### 3.5.9 Page Attribute - Accessed (A)

Accessed (A) attribute is not implemented in OR1200 DTLB. It is up to the operating system to generate accessed attribute bit with page protection mechanism.

### 3.5.10 Page Attribute - Weakly Ordered Memory (WOM)

Weakly ordered memory (WOM) attribute is not needed in OR1200 because all memory accesses are serialized and therefore this attribute is not implemented.

### 3.5.11 Page Attribute - Write-Back Cache (WBC)

Write-back cache (WBC) attribute is not implemented as the data cache cannot be configured at run time to be write-back enabled if write-through strategy was selected at synthesis-time.

### 3.5.12 Page Attribute - Caching-Inhibited (CI)

Caching-inhibited (CI) attribute is not implemented in OR1200 DTLB. Cached and uncached regions are divided by bit 30 of data effective address.
Table 3.6: Cached and uncached regions

<table>
<thead>
<tr>
<th>Effective Address</th>
<th>Region</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00000000 - 0x3FFFFFFF</td>
<td>Cached</td>
</tr>
<tr>
<td>0x40000000 - 0x7FFFFFFF</td>
<td>Uncached</td>
</tr>
<tr>
<td>0x80000000 - 0xBFFFFFFF</td>
<td>Cached</td>
</tr>
<tr>
<td>0xC0000000 - 0xFFFFFFFF</td>
<td>Uncached</td>
</tr>
</tbody>
</table>

Uncached accesses must be performed when I/O registers are memory mapped and all reads and writes must be always performed directly to the external interface and not to the data cache.

3.5.13 Page Attribute - Cache Coherency (CC)

Cache coherency (CC) attribute is not needed in OR1200 because it does not implement support for multiprocessor environments and because data cache operates only in write-through mode and therefore this attribute is not implemented.

3.6 Instruction MMU

3.6.1 Translation Disabled

Instruction fetch address translation can be disabled by clearing bit SR[IME]. If translation is disabled, then physical address used to access instruction cache and optionally provided on iwb_ADDR_O, is the same as instruction fetch effective address.

3.6.2 Translation Enabled

Instruction fetch address translation can be enabled by setting bit SR[IME]. If translation is enabled, it provides instruction fetch effective address to physical address translation and page protection for instruction fetch accesses.

![32-bit Address Translation Mechanism using Two-Level Page Table](image-url)
In OR1200 case, page tables must be managed by operating system's virtual memory management subsystem. Figure 3.8 shows address translation using two-level page table. Refer to [or1000_manual] for one-level page table address translation as well as for details about address translation and page table content.

3.6.3 IMMUCR and Flush of Entire ITLB

IMMUCR is not implemented in OR1200. Therefore page table base pointer (PTBP) must be stored in software variable. Flush of entire ITLB must be performed by software flush of every ITLB entry separately. Software flush is performed by manually writing bits from the TLB entries back to PTEs.

3.6.4 Page Protection

After a virtual address is determined to be within a page covered by the valid PTE, the access is validated by the memory protection mechanism. If this protection mechanism prohibits the access, an instruction page fault exception is generated.

The memory protection mechanism allows selectively granting execute access for both supervisor and user modes. The page protection mechanism provides protection at all page level granularities.

<table>
<thead>
<tr>
<th>Protection attribute</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>ITLBWyTR[SXEx]</td>
<td>Enable execute operations in supervisor mode of the page.</td>
</tr>
<tr>
<td>ITLBWyTR[UXEx]</td>
<td>Enable execute operations in user mode of the page.</td>
</tr>
</tbody>
</table>

Table 3.7 lists page protection attributes defined in ITLBWyTR register. For the individual page appropriate strategy out of seven possible strategies programmed with PPI field of the PTE. Because OR1200 does not implement IMMUPR, translation of PTE[PPI] into suitable set of protection bits must be performed by software and written into ITLBWyTR.

3.6.5 ITLB Entry Reload

OR1200 does not implement ITLB entry reloads in hardware. Instead software routine must be used to search page table for correct page table entry (PTE) and copy it into the ITLB. Software is responsible for maintaining accessed bit in the page tables. When LSU computes instruction fetch effective address whose physical address is not already cached by ITLB, an ITLB miss exception is invoked.

ITLB reload routine must load the correct PTE to correct ITLBWyMR and ITLBWyTR register from one of possible ITLB ways.

3.6.6 ITLB Entry Invalidation

Special-purpose register ITLBEIR must be written with the effective address and corresponding ITLB entry will be invalidated in the local ITLB.

3.6.7 Locking ITLB Entries

Since all ITLB entry reloads are performed in software, there is no hardware locking of ITLB entries. Instead it is up to the software reload routine to avoid replacing some of the entries if so desired.
3.6.8 Page Attribute - Dirty (D)

Dirty (D) attribute resides in the PTE but it is not used by the IMMU.

3.6.9 Page Attribute - Accessed (A)

Accessed (A) attribute is not implemented in OR1200 ITLB. It is up to the operating system to generate accessed attribute bit with page protection mechanism.

3.6.10 Page Attribute - Weakly Ordered Memory (WOM)

Weakly ordered memory (WOM) attribute is not needed in OR1200 because all instruction fetch accesses are serialized and therefore this attribute is not implemented.

3.6.11 Page Attribute - Write-Back Cache (WBC)

Write-back cache (WBC) attribute resides in the PTE but it is not used by the IMMU.

3.6.12 Page Attribute - Caching-Inhibited (CI)

Caching-inhibited (CI) attribute is not implemented in OR1200 ITLB. Cached and uncached regions are divided by bit 30 of instruction effective address.

Table 3.8: Cached and uncached regions

<table>
<thead>
<tr>
<th>Effective Address</th>
<th>Region</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00000000 - 0x3FFFFFFF</td>
<td>Cached</td>
</tr>
<tr>
<td>0x40000000 - 0x7FFFFFFF</td>
<td>Uncached</td>
</tr>
<tr>
<td>0x80000000 - 0xBFFFFFFF</td>
<td>Cached</td>
</tr>
<tr>
<td>0xC0000000 - 0xFFFFFFFF</td>
<td>Uncached</td>
</tr>
</tbody>
</table>

3.6.13 Page Attribute - Cache Coherency (CC)

Cache coherency (CC) attribute resides in the PTE but it is not used by the IMMU.

3.7 Programmable Interrupt Controller

PICMR special-purpose register is used to mask or unmask up to 30 programmable interrupt sources. PICPR special-purpose register is used to assign low or high priority to maximum of 30 interrupt sources.

PICSR special-purpose register is used to determine status of each interrupt input. Bits in PICSR represent status of the interrupt inputs and the actual interrupt must be cleared in the device that is the source of a pending interrupt.

The PIC implementation in the OR1200 differs from the architecture specification. The PIC instead offers a latched level-sensitive interrupt.

Once an interrupt line is latched (i.e. its value appears in PICSR), no new interrupts can be triggered for that line until its bit in PICSR is cleared. The usual sequence for an interrupt handler is then as follows.

1. Peripheral asserts interrupt, which is latched and triggers handler.
2. Handler processes interrupt.
3. Handler notifies peripheral that the interrupt has been processed (typically via a memory mapped register).
4. Peripheral deasserts interrupt.
5. Handler clears corresponding bit in PICSР and returns.

It is assumed that the peripheral will de-assert its interrupt promptly (within 1-2 cycles). Otherwise on exiting the interrupt handler, having cleared PICSР, the level sensitive interrupt will immediately retrigger.

### 3.8 Tick Timer

Tick timer facility is enabled with TTMR[M]. TTCR is incremented with each clock cycle and a high priority interrupt can be asserted whenever lower 28 bits of TTCR match TTMR[TP] and TTMR[IE] is set.

TTCR restarts counting from zero when match event happens and TTMR[M] is 0x1. If TTMR[M] is 0x2, TTCR is stopped when match event happens and TTCR must be changed to start counting again. When TTMR[M] is 0x3, TTCR keeps counting even when match event happens.

### 3.9 Power Management

#### 3.9.1 Clock Gating and Frequency Changing Versus CPU Stalling

If system doesn’t support clock gating and if changing clock frequency in slow down mode is not possible, CPU can be stalled for certain number of clock cycles. This is much lower benefit on power consumption however it still reduces power consumption.

#### 3.9.2 Slow Down Mode

Slow down mode is software controlled with the 4-bit value in PMR[SDF]. Lower value specifies higher expected performance from the processor core. Usually PMR[SDF] is dynamically set by the operating system’s idle routine, that monitors the usage of the processor core.

PMR[SDF] is broadcast on pm_clksd. External clock generator should adjust clock frequency according to the value of pm_clksd. Exact slow down factors are not defined but 0xF should go all the way down to 32.768 KHz.

With pm_clksd equal to 0xF, pm_lvolt is asserted. This is an indication for the external power supply to lower the voltage.

#### 3.9.3 Doze Mode

To switch to doze mode, software should set the PMR[DME]. Once an interrupt is received by the programmable interrupt controller (PIC), pm_wakeup is asserted and external clock generation circuitry should enable all clocks. Once clocks are running RISC is switched back again to the normal mode and PMR[DME] is cleared.

When doze mode is enabled, pm_dc_gate, pm_ic_gate, pm_dmmu_gate, pm_immu_gate and pm_cpu_gate are asserted. As a result all clocks except clk_tt should be gated by external clock generation circuitry.

#### 3.9.4 Sleep Mode

To switch to sleep mode, software should set the PMR[SME]. Once an interrupt is received by the programmable interrupt controller (PIC), pm_wakeup is asserted and external clock generation should enable all clocks. Once clocks are running, RISC is switched back again to the normal mode and PMR[SME] is cleared.

When sleep mode is enabled, pm_dc_gate, pm_ic_gate, pm_dmmu_gate, pm_immu_gate, pm_cpu_gate and pm_tt_gate are asserted. As a result all clocks including clk_tt should be gated by external clock generation circuitry.

In sleep mode, pm_lvolt is asserted. This is an indication for the external power supply to lower the voltage.
3.9.5 Clock Gating

Clock gating feature is not implemented in OR1200 power management.

3.9.6 Disabled Units Force Clock Gating

Units that are disabled in special-purpose register SR, have their clock gate signals asserted. Cleared bits SR[DCE], SR[ICE], SR[DME] and SR[IME] directly force assertion of pm_dc_gate, pm_ic_gate, pm_dmnnu_gate and pm_imnu_gate.

3.10 Debug Unit

Debug unit can be controlled through development interface or it can operate independently programmed and handled by the RISC's resident debug software.

3.10.1 Watchpoints

OR1200 debug unit does not implement OR1200 architecture watchpoints.

3.10.2 Breakpoint Exception

Which breakpoint DMR2[WGB] bits specify which watchpoints invoke breakpoint exception. By invoking breakpoint exception, target resident debugger can be built.

Breakpoint is broadcast on development interface on dbg_bp_o.

3.11 Development Interface

**Note**
The information in this section is to be reviewed. It is the author's opinion that the debug interface is now largely provided by the SPR mappings, and no special sideband functions exist aside from stalling and resetting the core.

An additional development and debug interface IP core may be used to connect OpenRISC 1200 to standard debuggers using IEEE.1149.1 (JTAG) protocol.

3.11.1 Debugging Through Development Interface

The DSR special-purpose register specifies which exceptions cause the core to stop the execution of the exception handler and turn over control to development interface. It can be programmed by the resident debug software or by the development interface.

The DRR special-purpose register is specifies which event caused the core to stop the execution of program flow and turned over control to the development interface. It should be cleared by the resident debug software or by the development interface.

The DIR special-purpose register is not implemented.

3.11.2 Reading PC, Load/Store EA, Load Data, Store Data, Instruction

Crucial information like program counter (PC), load/store effective address (LSEA), load data, store data and current instruction in execution pipeline can be asynchronously read through the development interface.
Table 3.9: Development Interface Operation Commands

<table>
<thead>
<tr>
<th><code>dbg_op_i[2:0]</code></th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>Reading Program Counter (PC)</td>
</tr>
<tr>
<td>0x1</td>
<td>Reading Load/Store Effective Address</td>
</tr>
<tr>
<td>0x2</td>
<td>Reading Load Data</td>
</tr>
<tr>
<td>0x3</td>
<td>Reading Store Data</td>
</tr>
<tr>
<td>0x4</td>
<td>Reading SPR</td>
</tr>
<tr>
<td>0x5</td>
<td>Writing SPR</td>
</tr>
<tr>
<td>0x6</td>
<td>Reading Instruction in Execution Pipeline</td>
</tr>
<tr>
<td>0x7</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table 3.9 lists operation commands that control what is read or written through development interface. All reads except reads and writes of SPRs are asynchronous.

### 3.11.3 Reading and Writing SPRs Through Development Interface

For reads and write to SPRs `dbg_op_i` must be set to 0x4 and 0x5, respectively.

**Figure 3.9: Development Interface Cycles**

Figure 3.9 shows development interface cycles. Writes must be synchronous to the main RISC clock positive edge and should take one clock cycle. Reads must take two clock cycles because access to synchronous cache lines or to TLB entries introduces one clock cycle of delay.

If required, external debugger can stop the CPU core by asserting `dbg_stall_i`. This way it can have enough time to read all interesting registers from the RISC or guarantee that writes into SPRs are performed without RISC writing to the same registers.

### 3.11.4 Tracking Data Flow

An external debugger can monitor and record data flow inside the RISC for debugging purposes and profiling analysis. This is accomplished by monitoring status of the load/store unit, load/store effective address and load/store data, all available at the development interface.

Table 3.10: Status of the Load/Store Unit

<table>
<thead>
<tr>
<th><code>dbg_lss_o[3:0]</code></th>
<th>Load/Store Instruction in Execution</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>No load/store instruction in execution</td>
</tr>
<tr>
<td>0x1</td>
<td>Reserved for load doubleword</td>
</tr>
<tr>
<td>0x2</td>
<td>Load byte and zero extend</td>
</tr>
<tr>
<td>0x3</td>
<td>Load byte and sign extend</td>
</tr>
<tr>
<td>0x4</td>
<td>Load halfword and zero extend</td>
</tr>
<tr>
<td>0x5</td>
<td>Load halfword and sign extend</td>
</tr>
</tbody>
</table>
Table 3.10: (continued)

<table>
<thead>
<tr>
<th>dbg_lss_o[3:0]</th>
<th>Load/Store Instruction in Execution</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>Load singleword and zero extend</td>
</tr>
<tr>
<td>0x7</td>
<td>Load singleword and sign extend</td>
</tr>
<tr>
<td>0x8</td>
<td>Reserved for store doubleword</td>
</tr>
<tr>
<td>0x9</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xA</td>
<td>Store byte</td>
</tr>
<tr>
<td>0xB</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xC</td>
<td>Store halfword</td>
</tr>
<tr>
<td>0xD</td>
<td>Reserved</td>
</tr>
<tr>
<td>0xE</td>
<td>Store singleword</td>
</tr>
<tr>
<td>0xF</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

External trace buffer can capture all interesting data flow events by analyzing status of the load/store unit available on dbg_lss_o. Table 3.10 lists different status encoding for the load/store unit.

### 3.11.5 Tracking Program Flow

An external debugger can monitor and record program flow inside the RISC for debugging purposes and profiling analysis. This is accomplished by monitoring status of the instruction unit, PC and fetched instruction word, all available at the development interface.

Table 3.11: Status of the Instruction Unit

<table>
<thead>
<tr>
<th>dbg_is_o[1:0]</th>
<th>Instruction Fetch Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>No instruction fetch in progress</td>
</tr>
<tr>
<td>0x1</td>
<td>Normal instruction fetch</td>
</tr>
<tr>
<td>0x2</td>
<td>Executing branch instruction</td>
</tr>
<tr>
<td>0x3</td>
<td>Fetching instruction in delay slot</td>
</tr>
</tbody>
</table>

External trace buffer can capture all interesting program flow events by analyzing status of the instruction unit available on dbg_is_o. Table 3.11 lists different status encoding for the instruction unit.

### 3.11.6 Triggering External Watchpoint Event

Figure 3.10 shows how development interface can assert dbg_ewt_I and cause watchpoint event. If programmed, external watchpoint event will cause a breakpoint exception.

Figure 3.10: Assertion of External Watchpoint Trigger
Chapter 4

Registers

This section describes all registers inside the OR1200 core. Shifting GRP number 11 bits left and adding REG number computes the address of each special-purpose register. All registers are 32 bits wide from software perspective. USER MODE and SUPV MODE specify the valid access types for each register in user mode and supervisor mode of operation. R/W stands for read and write access and R stands for read only access.

4.1 Registers list

Table 4.1: List of All Registers

<table>
<thead>
<tr>
<th>Grp #</th>
<th>Reg #</th>
<th>Reg Name</th>
<th>USER MODE</th>
<th>SUPV MODE</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>VR</td>
<td>-</td>
<td>R</td>
<td>Version Register</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>UPR</td>
<td>-</td>
<td>R</td>
<td>Unit Present Register</td>
</tr>
<tr>
<td>0</td>
<td>2</td>
<td>CPUCFGR</td>
<td>-</td>
<td>R</td>
<td>CPU Configuration Register</td>
</tr>
<tr>
<td>0</td>
<td>3</td>
<td>DMMUCFGR</td>
<td>-</td>
<td>R</td>
<td>Data MMU Configuration Register</td>
</tr>
<tr>
<td>0</td>
<td>4</td>
<td>IMMUCFGR</td>
<td>-</td>
<td>R</td>
<td>Instruction MMU Configuration Register</td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>DCCFGR</td>
<td>-</td>
<td>R</td>
<td>Data Cache Configuration Register</td>
</tr>
<tr>
<td>0</td>
<td>6</td>
<td>ICCFGR</td>
<td>-</td>
<td>R</td>
<td>Instruction Cache Configuration Register</td>
</tr>
<tr>
<td>0</td>
<td>7</td>
<td>DCFGR</td>
<td>-</td>
<td>R</td>
<td>Debug Configuration Register</td>
</tr>
<tr>
<td>0</td>
<td>16</td>
<td>PC</td>
<td>-</td>
<td>R/W</td>
<td>PC mapped to SPR space</td>
</tr>
<tr>
<td>0</td>
<td>17</td>
<td>SR</td>
<td>-</td>
<td>R/W</td>
<td>Supervision Register</td>
</tr>
<tr>
<td>0</td>
<td>20</td>
<td>FPCSR</td>
<td>-</td>
<td>R/W</td>
<td>FP Control Status Register</td>
</tr>
<tr>
<td>Grp #</td>
<td>Reg #</td>
<td>Reg Name</td>
<td>USER MODE</td>
<td>SUPV MODE</td>
<td>Description</td>
</tr>
<tr>
<td>-------</td>
<td>-------</td>
<td>----------------</td>
<td>-----------</td>
<td>-----------</td>
<td>---------------------------------------</td>
</tr>
<tr>
<td>0</td>
<td>32</td>
<td>EPCR0</td>
<td>-</td>
<td>R/W</td>
<td>exception PC Register</td>
</tr>
<tr>
<td>0</td>
<td>48</td>
<td>EEAR0</td>
<td>-</td>
<td>R/W</td>
<td>exception EA Register</td>
</tr>
<tr>
<td>0</td>
<td>64</td>
<td>ESR0</td>
<td>-</td>
<td>R/W</td>
<td>exception SR Register</td>
</tr>
<tr>
<td>0</td>
<td>1024-1055</td>
<td>GPR0-GPR31</td>
<td>-</td>
<td>R/W</td>
<td>GPRs mapped to SPR space</td>
</tr>
<tr>
<td>1</td>
<td>2</td>
<td>DTLBEIR</td>
<td>-</td>
<td>W</td>
<td>data TLB entry invalidate register</td>
</tr>
<tr>
<td>1</td>
<td>1024-1151</td>
<td>DTLBW0MR0-DTLBW0MR127</td>
<td>-</td>
<td>R/W</td>
<td>data TLB match Registers Way 0</td>
</tr>
<tr>
<td>1</td>
<td>1536-1663</td>
<td>DTLBW0TR0-DTLBW0TR127</td>
<td>-</td>
<td>R/W</td>
<td>data TLB translate Registers Way 0</td>
</tr>
<tr>
<td>2</td>
<td>2</td>
<td>ITLBEIR</td>
<td>-</td>
<td>W</td>
<td>instruction TLB entry invalidate register</td>
</tr>
<tr>
<td>2</td>
<td>1024-1151</td>
<td>ITLBW0MR0-ITLBW0MR127</td>
<td>-</td>
<td>R/W</td>
<td>instruction TLB match Registers Way 0</td>
</tr>
<tr>
<td>2</td>
<td>1536-1663</td>
<td>ITLBW0TR0-ITLBW0TR127</td>
<td>-</td>
<td>R/W</td>
<td>instruction TLB translate Registers Way 0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>DCCR</td>
<td>-</td>
<td>R/W</td>
<td>DC control Register</td>
</tr>
<tr>
<td>3</td>
<td>2</td>
<td>DCBFR</td>
<td>W</td>
<td>W</td>
<td>DC block flush register</td>
</tr>
<tr>
<td>3</td>
<td>3</td>
<td>DCBIR</td>
<td>W</td>
<td>W</td>
<td>DC block invalidate register</td>
</tr>
<tr>
<td>3</td>
<td>4</td>
<td>DCBWR</td>
<td>W</td>
<td>W</td>
<td>DC block Write-back register</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
<td>ICCR</td>
<td>-</td>
<td>R/W</td>
<td>IC control Register</td>
</tr>
<tr>
<td>4</td>
<td>256</td>
<td>ICBIR</td>
<td>W</td>
<td>W</td>
<td>IC block Invalidate Register</td>
</tr>
<tr>
<td>5</td>
<td>256</td>
<td>MACLO</td>
<td>R/W</td>
<td>R/W</td>
<td>MAC Low</td>
</tr>
<tr>
<td>5</td>
<td>257</td>
<td>MACHI</td>
<td>R/W</td>
<td>R/W</td>
<td>MAC High</td>
</tr>
<tr>
<td>6</td>
<td>16</td>
<td>DMR1</td>
<td>-</td>
<td>R/W</td>
<td>debug mode register 1</td>
</tr>
<tr>
<td>6</td>
<td>17</td>
<td>DMR2</td>
<td>-</td>
<td>R/W</td>
<td>debug mode register 2</td>
</tr>
<tr>
<td>6</td>
<td>20</td>
<td>DSR</td>
<td>-</td>
<td>R/W</td>
<td>debug stop register</td>
</tr>
<tr>
<td>6</td>
<td>21</td>
<td>DRR</td>
<td>-</td>
<td>R/W</td>
<td>debug reason register</td>
</tr>
<tr>
<td>8</td>
<td>0</td>
<td>PMR</td>
<td>-</td>
<td>R/W</td>
<td>power management register</td>
</tr>
</tbody>
</table>
Table 4.1: (continued)

<table>
<thead>
<tr>
<th>Grp #</th>
<th>Reg #</th>
<th>Reg Name</th>
<th>USER MODE</th>
<th>SUPV MODE</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>9</td>
<td>0</td>
<td>PICMR</td>
<td>-</td>
<td>R/W</td>
<td>PIC Mask Register</td>
</tr>
<tr>
<td>9</td>
<td>2</td>
<td>PICSRC</td>
<td>-</td>
<td>R/W</td>
<td>PIC Status Register</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>TTMR</td>
<td>-</td>
<td>R/W</td>
<td>Tick Timer Mode Register</td>
</tr>
<tr>
<td>10</td>
<td>1</td>
<td>TTCR</td>
<td>R*</td>
<td>R/W</td>
<td>Tick Timer Count Register</td>
</tr>
</tbody>
</table>

Table 4.1 lists all OpenRISC 1000 special-purpose registers implemented in OR1200. Registers VR and UPR are described below. For description of other registers refer to [or1000_manual].

### 4.2 Register VR description

Special-purpose register VR identifies the version (model) and revision level of the OpenRISC 1000 processor. It also specifies possible standard template on which this implementation is based.

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5:0</td>
<td>R</td>
<td></td>
<td>REV</td>
<td>Revision number of this document.</td>
</tr>
<tr>
<td>15:6</td>
<td>R</td>
<td>0x0</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>23:16</td>
<td>R</td>
<td>0x00</td>
<td>CFG</td>
<td>Configuration should be read from UPR and configuration registers</td>
</tr>
<tr>
<td>31:24</td>
<td>R</td>
<td>0x12</td>
<td>VER</td>
<td>Version number for OR1200 is fixed at 0x1200.</td>
</tr>
</tbody>
</table>

### 4.3 Register UPR description

Special-purpose register UPR identifies the units present in the processor. It has a bit for each implemented unit or functionality. Lower sixteen bits identify present units defined in the OpenRISC 1000 architecture. Upper sixteen bits define present custom units.

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>R</td>
<td>1</td>
<td>UP</td>
<td>UPR present</td>
</tr>
<tr>
<td>1</td>
<td>R</td>
<td>1</td>
<td>DCP</td>
<td>Data cache present[†]</td>
</tr>
</tbody>
</table>
OpenRISC 1200 IP Core Specification
(Preliminary Draft)

Table 4.3: (continued)

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>R</td>
<td>1</td>
<td>ICP</td>
<td>Instruction cache present[†]</td>
</tr>
<tr>
<td>3</td>
<td>R</td>
<td>1</td>
<td>DMP</td>
<td>Data MMU present[†]</td>
</tr>
<tr>
<td>4</td>
<td>R</td>
<td>1</td>
<td>IMP</td>
<td>Instruction MMU present[†]</td>
</tr>
<tr>
<td>5</td>
<td>R</td>
<td>1</td>
<td>MP</td>
<td>MAC present[†]</td>
</tr>
<tr>
<td>6</td>
<td>R</td>
<td>1</td>
<td>DUP</td>
<td>Debug unit present[†]</td>
</tr>
<tr>
<td>7</td>
<td>R</td>
<td>0</td>
<td>PCUP</td>
<td>Performance counters unit not present[†]</td>
</tr>
<tr>
<td>8</td>
<td>R</td>
<td>1</td>
<td>PMP</td>
<td>Power Management Present[†]</td>
</tr>
<tr>
<td>9</td>
<td>R</td>
<td>1</td>
<td>PICP</td>
<td>Programmable interrupt controller present</td>
</tr>
<tr>
<td>10</td>
<td>R</td>
<td>1</td>
<td>TTP</td>
<td>Tick timer present</td>
</tr>
<tr>
<td>11</td>
<td>R</td>
<td>1</td>
<td>FPP</td>
<td>Floating point present[†]</td>
</tr>
<tr>
<td>23:12</td>
<td>R</td>
<td>X</td>
<td>_</td>
<td>Reserved</td>
</tr>
<tr>
<td>31:24</td>
<td>R</td>
<td>0xXXXX</td>
<td>CUP</td>
<td>The user of the OR1200 core adds custom units.</td>
</tr>
</tbody>
</table>

[†]: if enabled at synthesis time

4.4 Register CPUCFGR description

Special-purpose register CPUCFGR identifies the capabilities and configuration of the CPU.

Table 4.4: CPUCFGR Register

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3:0</td>
<td>R</td>
<td>0x0</td>
<td>NSGF</td>
<td>Zero number of shadow GPR files</td>
</tr>
<tr>
<td>4</td>
<td>R</td>
<td>0</td>
<td>HGF</td>
<td>No half GPR files[†]</td>
</tr>
<tr>
<td>5</td>
<td>R</td>
<td>1</td>
<td>OB32S</td>
<td>ORB1S32 supported</td>
</tr>
<tr>
<td>6</td>
<td>R</td>
<td>0</td>
<td>OB64S</td>
<td>ORB1S64 not supported</td>
</tr>
<tr>
<td>7</td>
<td>R</td>
<td>1</td>
<td>OF32S</td>
<td>ORF1PX32 supported[‡]</td>
</tr>
<tr>
<td>8</td>
<td>R</td>
<td>0</td>
<td>OF64S</td>
<td>ORF1PX64 not supported[‡]</td>
</tr>
<tr>
<td>9</td>
<td>R</td>
<td>0</td>
<td>OV64S</td>
<td>ORV1DX64 not supported</td>
</tr>
</tbody>
</table>
4.5 Register DMMUCFGGR description

Special-purpose register DMMUCFGGR identifies the capabilities and configuration of the DMMU.

Table 4.5: DMMUCFGGR Register

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1:0</td>
<td>R</td>
<td>0x0</td>
<td>NTW</td>
<td>One DTLB way</td>
</tr>
<tr>
<td>4:2</td>
<td>R</td>
<td>0x4 - 0x7</td>
<td>NTS</td>
<td>16, 32, 64 or 128 DTLB sets</td>
</tr>
<tr>
<td>7:5</td>
<td>R</td>
<td>0x0</td>
<td>NAE</td>
<td>No ATB Entries</td>
</tr>
<tr>
<td>8</td>
<td>R</td>
<td>0</td>
<td>CRI</td>
<td>No DMMU control register implemented</td>
</tr>
<tr>
<td>9</td>
<td>R</td>
<td>0</td>
<td>PRI</td>
<td>No protection register implemented</td>
</tr>
<tr>
<td>10</td>
<td>R</td>
<td>1</td>
<td>TEIRI</td>
<td>DTLB entry invalidate register</td>
</tr>
<tr>
<td>11</td>
<td>R</td>
<td>0</td>
<td>HTR</td>
<td>No hardware DTLB reload</td>
</tr>
</tbody>
</table>

4.6 Register IMMUCFGGR description

Special-purpose register IMMUCFGGR identifies the capabilities and configuration of the IMMU.

Table 4.6: IMMUCFGGR Register

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1:0</td>
<td>R</td>
<td>0x0</td>
<td>NTW</td>
<td>One ITLB way</td>
</tr>
<tr>
<td>4:2</td>
<td>R</td>
<td>0x4 - 0x7</td>
<td>NTS</td>
<td>16, 32, 64 or 128 ITLB sets</td>
</tr>
<tr>
<td>7:5</td>
<td>R</td>
<td>0x0</td>
<td>NAE</td>
<td>No ATB Entries</td>
</tr>
<tr>
<td>8</td>
<td>R</td>
<td>0</td>
<td>CRI</td>
<td>No IMMU control register implemented</td>
</tr>
<tr>
<td>9</td>
<td>R</td>
<td>0</td>
<td>PRI</td>
<td>No protection register implemented</td>
</tr>
<tr>
<td>10</td>
<td>R</td>
<td>1</td>
<td>TEIRI</td>
<td>ITLB entry invalidate register</td>
</tr>
<tr>
<td>11</td>
<td>R</td>
<td>0</td>
<td>HTR</td>
<td>No hardware ITLB reload</td>
</tr>
</tbody>
</table>
4.7 Register DCCFGGR description

Special-purpose register DCCFGGR identifies the capabilities and configuration of the data cache.

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2:0</td>
<td>R</td>
<td>0x0</td>
<td>NCW</td>
<td>One DC way</td>
</tr>
<tr>
<td>6:3</td>
<td>R</td>
<td>0x4 - 0x7</td>
<td>NCS</td>
<td>16, 32, 64 or 128 DC sets</td>
</tr>
<tr>
<td>7</td>
<td>R</td>
<td>0x0</td>
<td>CBS</td>
<td>16-byte cache block size</td>
</tr>
<tr>
<td>8</td>
<td>R</td>
<td>0</td>
<td>CWS</td>
<td>Cache write-through strategy[†]</td>
</tr>
<tr>
<td>9</td>
<td>R</td>
<td>1</td>
<td>CBS</td>
<td>16-byte cache block size</td>
</tr>
<tr>
<td>10</td>
<td>R</td>
<td>1</td>
<td>CBIRI</td>
<td>DC block invalidate register implemented</td>
</tr>
<tr>
<td>11</td>
<td>R</td>
<td>0</td>
<td>CBPRI</td>
<td>DC block prefetch register not implemented</td>
</tr>
<tr>
<td>12</td>
<td>R</td>
<td>0</td>
<td>CBLRI</td>
<td>DC block lock register not implemented</td>
</tr>
<tr>
<td>13</td>
<td>R</td>
<td>1</td>
<td>CBFRRI</td>
<td>DC block flush register implemented</td>
</tr>
<tr>
<td>14</td>
<td>R</td>
<td>1</td>
<td>CBWBRRI</td>
<td>DC block write-back register implemented[‡]</td>
</tr>
</tbody>
</table>

[†]: If disabled at synthesis time
[‡]: If FPU enabled at synthesis time

4.8 Register ICCFGGR description

Special-purpose register ICCFGGR identifies the capabilities and configuration of the instruction cache.

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>2:0</td>
<td>R</td>
<td>0x0</td>
<td>NCW</td>
<td>One IC way</td>
</tr>
<tr>
<td>6:3</td>
<td>R</td>
<td>0x4 - 0x7</td>
<td>NCS</td>
<td>16, 32, 64 or 128 IC sets</td>
</tr>
<tr>
<td>7</td>
<td>R</td>
<td>0x0</td>
<td>CBS</td>
<td>16-byte cache block size</td>
</tr>
</tbody>
</table>
Table 4.8: (continued)

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8</td>
<td>R</td>
<td>0</td>
<td>CWS</td>
<td>Cache write-through strategy</td>
</tr>
<tr>
<td>9</td>
<td>R</td>
<td>1</td>
<td>CCRI</td>
<td>IC control register implemented</td>
</tr>
<tr>
<td>10</td>
<td>R</td>
<td>1</td>
<td>CBIRI</td>
<td>IC block invalidate register implemented</td>
</tr>
<tr>
<td>11</td>
<td>R</td>
<td>0</td>
<td>CBPRI</td>
<td>IC block prefetch register not implemented</td>
</tr>
<tr>
<td>12</td>
<td>R</td>
<td>0</td>
<td>CBLRI</td>
<td>IC block lock register not implemented</td>
</tr>
<tr>
<td>13</td>
<td>R</td>
<td>1</td>
<td>CBFRI</td>
<td>IC block flush register implemented</td>
</tr>
<tr>
<td>14</td>
<td>R</td>
<td>0</td>
<td>CBWBRI</td>
<td>IC block write-back register not implemented</td>
</tr>
</tbody>
</table>

4.9 Register DCFGR description

Special-purpose register DCFGR identifies the capabilities and configuration of the debut unit.

Table 4.9: DCFGR Register

<table>
<thead>
<tr>
<th>Bit #</th>
<th>Access</th>
<th>Reset</th>
<th>Short Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3:0</td>
<td>R</td>
<td>0x0</td>
<td>NDP</td>
<td>Zero DVR/DCR pairs[†]</td>
</tr>
<tr>
<td>4</td>
<td>R</td>
<td>0</td>
<td>WPCI</td>
<td>Watchpoint counters not implemented</td>
</tr>
</tbody>
</table>

[†]: If hardware breakpoints disabled at synthesis time
### Chapter 5

**IO ports**

OR1200 IP core has several interfaces. Figure 5.1 below shows all interfaces:

- Instruction and data WISHBONE host interfaces
- Power management interface
- Development interface
- Interrupts interface

#### 5.1 Instruction WISHBONE Master Interface

OR1200 has two master WISHBONE Rev B compliant interfaces. Instruction interface is used to connect OR1200 core to memory subsystem for purpose of fetching instructions or instruction cache lines.

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>iwb_CLK_I</td>
<td>1</td>
<td>Input</td>
<td>Clock input</td>
</tr>
<tr>
<td>iwb_RST_I</td>
<td>1</td>
<td>Input</td>
<td>Reset input</td>
</tr>
<tr>
<td>iwb_CYC_O</td>
<td>1</td>
<td>Output</td>
<td>Indicates valid bus cycle</td>
</tr>
</tbody>
</table>

(.core select)
Table 5.1: (continued)

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>iwb_ADR_O</td>
<td>32</td>
<td>Outputs</td>
<td>Address outputs</td>
</tr>
<tr>
<td>iwb_DAT_I</td>
<td>32</td>
<td>Inputs</td>
<td>Data inputs</td>
</tr>
<tr>
<td>iwb_DAT_O</td>
<td>32</td>
<td>Outputs</td>
<td>Data outputs</td>
</tr>
<tr>
<td>iwb_SEL_O</td>
<td>4</td>
<td>Outputs</td>
<td>Indicates valid bytes on data bus (during valid cycle it must be 0xf)</td>
</tr>
<tr>
<td>iwb_ACK_I</td>
<td>1</td>
<td>Input</td>
<td>Acknowledgment input (indicates normal transaction termination)</td>
</tr>
<tr>
<td>iwb_ERR_I</td>
<td>1</td>
<td>Input</td>
<td>Error acknowledgment input (indicates an abnormal transaction termination)</td>
</tr>
<tr>
<td>iwb_RTY_I</td>
<td>1</td>
<td>Input</td>
<td>In OR1200 treated same way as iwb_ERR_I.</td>
</tr>
<tr>
<td>iwb_WE_O</td>
<td>1</td>
<td>Output</td>
<td>Write transaction when asserted high</td>
</tr>
<tr>
<td>iwb_STB_O</td>
<td>1</td>
<td>Outputs</td>
<td>Indicates valid data transfer cycle</td>
</tr>
</tbody>
</table>

5.2 Data WISHBONE Master Interface

OR1200 has two master WISHBONE Rev B compliant interfaces. Data interface is used to connect OR1200 core to external peripherals and memory subsystem for purpose of reading and writing data or data cache lines.

Table 5.2: Data WISHBONE Master Interface’ Signals

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dwb_CLK_I</td>
<td>1</td>
<td>Input</td>
<td>Clock input</td>
</tr>
<tr>
<td>dwb_RST_I</td>
<td>1</td>
<td>Input</td>
<td>Reset input</td>
</tr>
<tr>
<td>dwb_CYC_O</td>
<td>1</td>
<td>Output</td>
<td>Indicates valid bus cycle (core select)</td>
</tr>
<tr>
<td>dwb_ADR_O</td>
<td>32</td>
<td>Outputs</td>
<td>Address outputs</td>
</tr>
<tr>
<td>dwb_DAT_I</td>
<td>32</td>
<td>Inputs</td>
<td>Data inputs</td>
</tr>
<tr>
<td>dwb_DAT_O</td>
<td>32</td>
<td>Outputs</td>
<td>Data outputs</td>
</tr>
<tr>
<td>dwb_SEL_O</td>
<td>4</td>
<td>Outputs</td>
<td>Indicates valid bytes on data bus (during valid cycle it must be 0xf)</td>
</tr>
<tr>
<td>dwb_ACK_I</td>
<td>1</td>
<td>Input</td>
<td>Acknowledgment input (indicates normal transaction termination)</td>
</tr>
<tr>
<td>dwb_ERR_I</td>
<td>1</td>
<td>Input</td>
<td>Error acknowledgment input (indicates an abnormal transaction termination)</td>
</tr>
<tr>
<td>dwb_RTY_I</td>
<td>1</td>
<td>Input</td>
<td>In OR1200 treated same way as dwb_ERR_I.</td>
</tr>
<tr>
<td>dwb_WE_O</td>
<td>1</td>
<td>Output</td>
<td>Write transaction when asserted high</td>
</tr>
</tbody>
</table>
Table 5.2: (continued)

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dwb_STB_O</td>
<td>1</td>
<td>Outputs</td>
<td>Indicates valid data transfer cycle</td>
</tr>
</tbody>
</table>

5.3 System Interface

System interface connects reset, clock and other system signals to the OR1200 core.

Table 5.3: System Interface Signals

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rst</td>
<td>1</td>
<td>Input</td>
<td>Asynchronous reset</td>
</tr>
<tr>
<td>clk_cpu</td>
<td>1</td>
<td>Input</td>
<td>Main clock input to the RISC</td>
</tr>
<tr>
<td>clk_dc</td>
<td>1</td>
<td>Input</td>
<td>Data cache clock</td>
</tr>
<tr>
<td>clk_ic</td>
<td>1</td>
<td>Input</td>
<td>Instruction cache clock</td>
</tr>
<tr>
<td>clk_dmmu</td>
<td>1</td>
<td>Input</td>
<td>Data MMU clock</td>
</tr>
<tr>
<td>clk_immu</td>
<td>1</td>
<td>Input</td>
<td>Instruction MMU clock</td>
</tr>
<tr>
<td>clk_tt</td>
<td>1</td>
<td>Input</td>
<td>Tick timer clock</td>
</tr>
</tbody>
</table>

5.4 Development Interface

Development interface connects external development port to the RISC s internal debug facility. Debug facility allows control over program execution inside RISC, setting of breakpoints and watchpoints, and tracing of instruction and data flows.

Table 5.4: Development Interface

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dbg_dat_o</td>
<td>32</td>
<td>Output</td>
<td>Transfer of data from RISC to external development interface</td>
</tr>
<tr>
<td>dbg_dat_i</td>
<td>32</td>
<td>Input</td>
<td>Transfer of data from external development interface to RISC</td>
</tr>
<tr>
<td>dbg_adr_i</td>
<td>32</td>
<td>Input</td>
<td>Address of special-purpose register to be read or written</td>
</tr>
<tr>
<td>dbg_op_I</td>
<td>3</td>
<td>Input</td>
<td>Operation select for development interface</td>
</tr>
<tr>
<td>dbg_lss_o</td>
<td>4</td>
<td>Output</td>
<td>Status of load/store unit</td>
</tr>
<tr>
<td>dbg_is_o</td>
<td>2</td>
<td>Output</td>
<td>Status of instruction fetch unit</td>
</tr>
<tr>
<td>dbg_wp_o</td>
<td>11</td>
<td>Output</td>
<td>Status of watchpoints</td>
</tr>
<tr>
<td>dbg_bp_o</td>
<td>1</td>
<td>Output</td>
<td>Status of the breakpoint</td>
</tr>
<tr>
<td>dbg_stall_i</td>
<td>1</td>
<td>Input</td>
<td>Stalls RISC CPU core</td>
</tr>
</tbody>
</table>
Table 5.4: (continued)

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>dbg_ewt_i</td>
<td>1</td>
<td>Input</td>
<td>External watchpoint trigger</td>
</tr>
</tbody>
</table>

5.5 Power Management Interface

Power management interface provides signals for interfacing RISC core with external power management circuitry. External power management circuitry is required to implement functions that are technology specific and cannot be implemented inside OR1200 core.

Table 5.5: Power Management Interface

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Generation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>pm_clksd</td>
<td>4</td>
<td>Output</td>
<td>Static (in SW)</td>
<td>Slow down outputs that control reduction of RISC clock frequency</td>
</tr>
<tr>
<td>pm_cpustall</td>
<td>1</td>
<td>Input</td>
<td>-</td>
<td>Synchronous stall of the RISC’s CPU core</td>
</tr>
<tr>
<td>pm_dc_gate</td>
<td>1</td>
<td>Output</td>
<td>Dynamic (in HW)</td>
<td>Gating of data cache clock</td>
</tr>
<tr>
<td>pm_ic_gate</td>
<td>1</td>
<td>Output</td>
<td>Dynamic (in HW)</td>
<td>Gating of instruction cache clock</td>
</tr>
<tr>
<td>pm_dmmu_gate</td>
<td>1</td>
<td>Output</td>
<td>Dynamic (in HW)</td>
<td>Gating of data MMU clock</td>
</tr>
<tr>
<td>pm_immu_gate</td>
<td>1</td>
<td>Output</td>
<td>Dynamic (in HW)</td>
<td>Gating of instruction MMU clock</td>
</tr>
<tr>
<td>pm_tt_gate</td>
<td>1</td>
<td>Output</td>
<td>Dynamic (in HW)</td>
<td>Gating of tick timer clock</td>
</tr>
<tr>
<td>pm_cpu_gate</td>
<td>1</td>
<td>Output</td>
<td>Static (in SW)</td>
<td>Gating of main CPU clock</td>
</tr>
<tr>
<td>pm_wakeup</td>
<td>1</td>
<td>Output</td>
<td>Dynamic (in HW)</td>
<td>Activate all clocks</td>
</tr>
<tr>
<td>pm_lvolt</td>
<td>1</td>
<td>Output</td>
<td>Static (in SW)</td>
<td>Lower voltage</td>
</tr>
</tbody>
</table>

5.6 Interrupt Interface

Interrupt interface has interrupt inputs for interfacing external peripheral’s interrupt outputs to the RISC core. All interrupt inputs are evaluated on positive edge of main RISC clock.

Table 5.6: Interrupt Interface

<table>
<thead>
<tr>
<th>Port</th>
<th>Width</th>
<th>Direction</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>pic_ints</td>
<td>PIC_INTS</td>
<td>Input</td>
<td>External interrupts</td>
</tr>
</tbody>
</table>
Appendix A

Core HW Configuration

This section describes parameters that are set by the user of the core and define configuration of the core. Parameters must be set by the user before actual use of the core in simulation or synthesis.

Table A.1: Core HW configuration table

<table>
<thead>
<tr>
<th>Variable Name</th>
<th>Range</th>
<th>Default</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>EADDR_WIDTH</td>
<td>32</td>
<td>32</td>
<td>Effective address width</td>
</tr>
<tr>
<td>VADDR_WIDTH</td>
<td>32</td>
<td>32</td>
<td>Virtual address width</td>
</tr>
<tr>
<td>PADDR_WIDTH</td>
<td>24 - 36</td>
<td>32</td>
<td>Physical address width</td>
</tr>
<tr>
<td>DATA_WIDTH</td>
<td>32</td>
<td>32</td>
<td>Data width / Operation width</td>
</tr>
<tr>
<td>DC_IMPL</td>
<td>0 - 1</td>
<td>1</td>
<td>Data cache implementation</td>
</tr>
<tr>
<td>DC_SETS</td>
<td>256 - 1024</td>
<td>512</td>
<td>Data cache number of sets</td>
</tr>
<tr>
<td>DC_WAYS</td>
<td>1</td>
<td>1</td>
<td>Data cache number of ways</td>
</tr>
<tr>
<td>DC_LINE</td>
<td>16 - 32</td>
<td>16</td>
<td>Data cache line size</td>
</tr>
<tr>
<td>IC_IMPL</td>
<td>0 - 1</td>
<td>1</td>
<td>Instruction cache implementation</td>
</tr>
<tr>
<td>IC_SETS</td>
<td>32 - 1024</td>
<td>512</td>
<td>Instruction cache number of sets</td>
</tr>
<tr>
<td>IC_WAYS</td>
<td>1</td>
<td>1</td>
<td>Instruction cache number of ways</td>
</tr>
<tr>
<td>IC_LINE</td>
<td>16 - 32</td>
<td>16</td>
<td>Instruction cache line size in bytes</td>
</tr>
<tr>
<td>DMMU_IMPL</td>
<td>0 - 1</td>
<td>1</td>
<td>Data MMU implementation</td>
</tr>
<tr>
<td>DTLB_SETS</td>
<td>64</td>
<td>64</td>
<td>Data TLB number of sets</td>
</tr>
<tr>
<td>DTLB_WAYS</td>
<td>1</td>
<td>1</td>
<td>Data TLB number of ways</td>
</tr>
<tr>
<td>IMMU_IMPL</td>
<td>0 - 1</td>
<td>1</td>
<td>Instruction MMU implementation</td>
</tr>
<tr>
<td>ITLB_SETS</td>
<td>64</td>
<td>64</td>
<td>Instruction TLB number of sets</td>
</tr>
<tr>
<td>ITLB_WAYS</td>
<td>1</td>
<td>1</td>
<td>Instruction TLB number of ways</td>
</tr>
<tr>
<td>PIC_INTS</td>
<td>2 - 32</td>
<td>20</td>
<td>Number of interrupt inputs</td>
</tr>
</tbody>
</table>
Chapter 6

Bibliography

6.1 Bibliography

# Chapter 7

## Index

### Numbers

<table>
<thead>
<tr>
<th>Number</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1200</td>
<td>2</td>
</tr>
</tbody>
</table>

### A

- **Address Translation**
  - Data, 21
  - Instruction, 24

- **Architecture**
  - Harvard, 7

### B

- **Bibliography**, 44
- **Breakpoint**, 28

### C

- **Cache**, 20
- **cache**, 6, 7, 18
- **cache directory**, 8
- **Cache Line Lock**, 21
- **clk_cpu**, 40
- **clk_dc**, 40
- **clk_dmmu**, 40
- **clk_ic**, 40
- **clk_immu**, 40
- **clk_tt**, 40
- **clock**, 12
- **Clock Gating**, 27
- **Clock gating**, 12, 28
- **Coherency**, 21
- **coherency**, 19
- **Configuration**, 43
- **CPU**, 4, 14
- **CPUCFGFR**, 31, 34

### D

- **Data**, 8, 21–24
- **Data Flow**, 29
- **DATA_WIDTH**, 43
- **dbg_adr_i**, 40
- **dbg_bp_o**, 40
- **dbg_dat_i**, 40
- **dbg_dat_o**, 40
- **dbg_ewt_i**, 41
- **dbg_is_o**, 40
- **dbg_lss_o**, 40
- **dbg_op_i**, 40
- **dbg_stall_i**, 40
- **dbg_wp_o**, 40
- **DC_IMPL**, 43
- **DC_LINE**, 43
- **DC_SETS**, 43
- **DC_WAYS**, 43
- **DCBFR**, 32
- **DCBIR**, 32
- **DCBWR**, 32
- **DCCFGFR**, 31, 36
- **DCCR**, 32
- **DCFGFR**, 31, 37
- **Debug Unit**, 28
- **Debug unit**, 12
- **Debugging**, 28
- **Development Interface**, 28
- **DMMU**, 20
- **DMMU_IMPL**, 43
- **DMMUCFGFR**, 31, 35
- **DMMUCR**, 22
- **DMR1**, 32
- **DMR2**, 32
- **Doze**, 27
- **DRR**, 32
- **DSR**, 4, 14
- **DSR**, 32
- **DTLB**, 18, 22, 23
- **DTLB_SETS**, 43
- **DTLB_WAYS**, 43
- **DTLBEMIR**, 32
- **DTLBW0MR0-DTLBW0MR127**, 32
- **DTLBW0TR0-DTLBW0TR127**, 32
- **DTLBW0WYMR**, 23
- **DTLBW0WYTR**, 23
- **dwb_ACK_i**, 39
- **dwb_ADR_O**, 39
- **dwb_CLK_i**, 39
- **dwb_CYC_O**, 39
- **dwb_DAT_i**, 39
- **dwb_DAT_O**, 39
- **dwb_ERR_i**, 39
dwb_RST_I, 39

dwb_RTY_I, 39

dwb_SEL_O, 39

dwb_STB_O, 40

dwb_WE_O, 39

E
EADDR_WIDTH, 43
EEAR0, 32
EPCR0, 32
ESRO, 32
Exception handling, 5
exception model, 17
Exception sources, 5
Exceptions, 17
External Watchpoint Event, 30

F
Family, 1
Fetch, 20
Floating Point Unit, 5
floating point unit, 16
Flush, 19, 25
FPCSR, 31
FPU, 4, 5, 14

G
General-purpose register, 15
GPR0-GPR31, 32

H
Hardware
  Configuration, 43
Harvard, 7

I
IC_IMPL, 43
IC_LINE, 43
IC_SETS, 43
IC_WAYS, 43
ICBIR, 32
ICCFGR, 31, 36
ICCR, 32
IMMU_IMPL, 43
IMMUCFGR, 31, 35
IMMUCR, 25
inhibit, 20
Instruction, 9, 24–26
Instruction List, 15
Instruction MMU, 24
Instruction unit, 15
Integer Execution, 5, 16
interrupt, 11
Invalidate, 21
invalidate, 20
Invalidation, 21
invalidation, 19
IO ports, 38

ITLB, 25
ITLB_SETS, 43
ITLB_WAYS, 43
ITLBEIR, 32
ITLBW0MR0-ITLBW0MR127, 32
ITLBW0TR0-ITLBW0TR127, 32
iwb_ACK_I, 39
iwb_ADR_O, 39
iwb_CLK_I, 38
iwb_CYC_O, 38
iwb_DAT_I, 39
iwb_DAT_O, 39
iwb_ERR_I, 39
iwb_RST_I, 38
iwb_RTY_I, 39
iwb_SEL_O, 39
iwb_STB_O, 39
iwb_WE_O, 39

L
Ladd, 15
Laddc, 15
Laddi, 15
Land, 15
Landi, 15
Lbf, 15
Lbf, 15
Lnf, 15
Ldiv, 15
Lff1, 15
Lfl1, 15
Lj, 15
Ljal, 15
Ljalr, 15
Ljr, 15
Llbs, 15
Lbz, 15
Llhs, 15
Lhz, 15
Llw, 15
Llwz, 15
Lmac, 15
Lmaci, 15
Lmacrc, 15
Lmfspr, 15
Lmovhi, 15
Lmsb, 15
Lmspr, 15
Lmul, 15
Lmulti, 15
Lnop, 15
Lor, 15
Lori, 15
Lrfe, 15
Lrori, 15
Lsb, 15
Lsfes, 15
Lsfseq, 15
l.sfgeu, 15
l.sfgts, 15
l.sfgtu, 15
l.sfleu, 15
l.sflts, 15
l.sfltu, 15
l.sfne, 15
l.sh, 15
l.sll, 15
l.slli, 15
l.sra, 15
l.srai, 15
l.srl, 15
l.srli, 15
l.sub, 15
l.sw, 15
l.sys, 15
l.trap, 15
l.xor, 15
l.xori, 15
lf.add.s, 15
lf.div.s, 15
lf.ftoi.s, 15
lf.itof.s, 15
lf.madd.s, 5
lf.mul.s, 15
lf.rem.s, 5
lf.sseq.s, 15
lf.sfge.s, 15
lf.sft.s, 15
lf.sfle.s, 15
lf.sflt.s, 15
lf.sfne.s, 15
lf.sub.s, 15
load/store unit (LSU), 4
Lock, 20
locking, 19
low-power, 11
LRU, 7
LSU, 15

M
MAC, 5, 16
MACHL, 32
MACLO, 32
miss, 20
MMU
Data, 8
Instruction, 9
Mode
Doze, 27
Sleep, 27
Slow Down, 27

O
OpenRISC
1200, 2

P
PADDR_WIDTH, 43
Page Attributes
Data, 23, 24
Instruction, 26
Page Protection
Data, 22
Instruction, 25
page tables, 22
PC, 31
PIC, 26
PIC_INTS, 43
pic_ints, 41
PICMR, 33
PICSR, 33
Pipeline
Integer Execution, 5, 16
pm_clksd, 41
pm_cpu_gate, 41
pm_cputstall, 41
pm_dc_gate, 41
pm_dmmu_gate, 41
pm_ic_gate, 41
pm_immu_gate, 41
pm_lvolt, 41
pm_tt_gate, 41
pm_wakeup, 41
PMR, 32
power consumption, 11
Power Management, 27
Prefetch, 21
prefetch, 19
program counter, 28
Program Flow, 30
Programmable Interrupt Controller, 26
Protection, 8
PTE, 23

R
Register
CPUCFGR, 34
DCCFGR, 36
DCFGR, 37
DMMUCFGR, 35
ICCFGR, 36
IMMUCFGR, 35
UPR, 33
VR, 33
Registers, 31
registers, 4
Registers list, 31
reset, 12, 14
Rst, 40

S
Sleep, 27
Slow Down, 27
SR, 31
System unit, 17
system unit, 5

T
Tick Timer, 27
timer, 11
TTCR, 33
TTMR, 33

U
UPR, 31, 33

V
VADDR_WIDTH, 43
virtual memory management, 8
VR, 31, 33

W
Watchpoints, 28
WISHBONE, 13
Write-back, 20
write-back, 18
write-through, 18, 20