Subversion Repositories spi_master_slave

[/] - Rev 6


Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 6 2011-07-11 06:14:15 GMT
  • Author: jdoin
  • Log message:
    v1.10.0075: Changed clocking to use a single high-speed clock for the whole core, using clock enables to control slower timing.
    Added SPI line clock divider from high-speed system clock.
    Added pipeline delay logic to sync phase of SCK and MOSI, enabling very high operating frequencies.
    Verified in silicon for SCK and MOSI at 50MHz, with very robust operation.
Path Last modification Log RSS feed
[FOLDER] spi_master_slave/ 6  4281d 12h jdoin View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2023, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.