OpenCores
URL https://opencores.org/ocsvn/zipcpu/zipcpu/trunk

Subversion Repositories zipcpu

[/] [zipcpu/] [trunk/] [rtl/] [aux/] - Rev 15

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 15 2015-08-12 11:44:26 GMT
  • Author: dgisselq
  • Log message:
    Updated the core CPUOPS module to make certain that the carry was properly
    set on right shifts. (Carry is then the last bit shifted out to the right,
    and has no relation to the high order bits of the word.) Also fixed a bug
    in the busdelay.v file that prevented our Quad SPI flash controller from
    working. (This bug fix has not yet been tested ...) Our test.S program, the
    closest thing we have to a regression test and found in the sw/zasm directory,
    still successfully passes in Verilator.
Path Last modification Log RSS feed
[FOLDER] zipcpu/ 15  3352d 11h dgisselq View Log RSS feed
[NODE][FOLDER] branches/ 1  3369d 06h root View Log RSS feed
[NODE][FOLDER] tags/ 1  3369d 06h root View Log RSS feed
[NODE][FOLDER] trunk/ 15  3352d 11h dgisselq View Log RSS feed
[NODE][NODE][FOLDER] bench/ 12  3367d 02h dgisselq View Log RSS feed
[NODE][NODE][FOLDER] doc/ 10  3368d 00h dgisselq View Log RSS feed
[NODE][NODE][FOLDER] rtl/ 15  3352d 11h dgisselq View Log RSS feed
[NODE][NODE][NODE][FOLDER] aux/ 15  3352d 11h dgisselq View Log RSS feed
[NODE][NODE][NODE][NODE][FILE] busdelay.v 15  3352d 11h dgisselq View Log RSS feed
[NODE][NODE][NODE][NODE][FILE] wbarbiter.v 2  3369d 01h dgisselq View Log RSS feed
[NODE][NODE][NODE][FOLDER] core/ 15  3352d 11h dgisselq View Log RSS feed
[NODE][NODE][NODE][FOLDER] peripherals/ 9  3368d 00h dgisselq View Log RSS feed
[NODE][NODE][FOLDER] sw/ 14  3352d 11h dgisselq View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.