OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [asyst_3/] - Rev 102

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
102 Cleanup! mihad 7778d 02h /pci/tags/asyst_3/
101 Added simulation files. mihad 7778d 02h /pci/tags/asyst_3/
100 Cleanup! mihad 7778d 02h /pci/tags/asyst_3/
99 Cleanup! mihad 7778d 03h /pci/tags/asyst_3/
98 Cleanup. mihad 7778d 03h /pci/tags/asyst_3/
97 Doing a little bit of cleanup. mihad 7778d 03h /pci/tags/asyst_3/
96 Update! mihad 7778d 03h /pci/tags/asyst_3/
95 Removed this file, because it was too large - long download time. mihad 7778d 03h /pci/tags/asyst_3/
94 Changed one critical PCI bus signal logic. mihad 7778d 03h /pci/tags/asyst_3/
93 Added a test application! mihad 7778d 10h /pci/tags/asyst_3/
92 Update! mihad 7778d 11h /pci/tags/asyst_3/
91 WebPack 5.2 constraint file for PCI CRT application was contributed by Uwe Bonnes (bon@elektron.ikp.physik.tu-darmstadt.de) tadejm 7814d 00h /pci/tags/asyst_3/
90 WebPack 5.2 project file for PCI CRT application was contributed by Uwe Bonnes (bon@elektron.ikp.physik.tu-darmstadt.de) tadejm 7814d 00h /pci/tags/asyst_3/
89 Burst 2 error fixed. mihad 7850d 01h /pci/tags/asyst_3/
88 Added the reset value parameter to the synchronizer flop module.
Added resets to all synchronizer flop instances.
Repaired initial sync value in fifos.
mihad 7856d 00h /pci/tags/asyst_3/
87 Updated acording to RTL changes. mihad 7867d 21h /pci/tags/asyst_3/
86 Entered the option to disable no response counter in wb master. mihad 7867d 22h /pci/tags/asyst_3/
85 Changed Vendor ID defines. mihad 7868d 02h /pci/tags/asyst_3/
84 Changed vendor ID. mihad 7871d 20h /pci/tags/asyst_3/
83 Cleaned up the code. No functional changes. mihad 7896d 19h /pci/tags/asyst_3/
81 Updated synchronization in top level fifo modules. mihad 7910d 15h /pci/tags/asyst_3/
79 Updated. mihad 7913d 20h /pci/tags/asyst_3/
78 Old files with wrong names removed. mihad 7913d 20h /pci/tags/asyst_3/
77 Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed. mihad 7913d 20h /pci/tags/asyst_3/
76 TRDY output delay was 10 instead of 11. Repaired. mihad 7916d 20h /pci/tags/asyst_3/
75 Include statement moved out of off/on pragma as reported by Uwe. mihad 7919d 21h /pci/tags/asyst_3/
73 Bug fixes, testcases added. mihad 7919d 21h /pci/tags/asyst_3/
72 *** empty log message *** mihad 7967d 01h /pci/tags/asyst_3/
71 Changed the code a bit to make it more readable.
Functionality not changed in any way.
More robust synchronization in fifos is still pending.
mihad 7974d 16h /pci/tags/asyst_3/
69 Changed BIST signal names etc.. mihad 8012d 00h /pci/tags/asyst_3/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.