OpenCores
URL https://opencores.org/ocsvn/axi4_tlm_bfm/axi4_tlm_bfm/trunk

Subversion Repositories axi4_tlm_bfm

[/] - Rev 33

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
33 Removed semicolons for Windows script. daniel.kho 3851d 10h /
32 Added compile+simulate script for Windows. daniel.kho 3851d 10h /
31 Added initial Xilinx Vivado synthesis scripts and constraints. daniel.kho 3865d 08h /
30 Refactored synthesis scripts. daniel.kho 3865d 08h /
29 Updated simulation scripts. daniel.kho 3865d 09h /
28 Temporarily remove simulation folder. daniel.kho 3865d 09h /
27 Updated simulation scripts. daniel.kho 3865d 09h /
26 Refactored simulation folders. daniel.kho 3865d 09h /
25 Refactored folders. daniel.kho 3865d 10h /
24 Updated simulation sources to reflect changes made for synthesis. daniel.kho 3865d 10h /
23 Added top-level user example used in technical paper. daniel.kho 3873d 04h /
22 Added pin assignments for BeMicro kit. Added demo top-level used in technical paper. daniel.kho 3873d 04h /
21 Added synthesis files for Vivado. The RTL have not yet been updated with the latest changes available in the Quartus version. daniel.kho 3876d 06h /
20 Updated simulation scripts. daniel.kho 3876d 06h /
19 Updated synthesis constraints and scripts. daniel.kho 3876d 06h /
18 Added hardware PRBS generator, modularised top-level by having separate file as the tester. daniel.kho 3876d 06h /
17 Added more pipelining, enhancements. Tested on BeMicro kit. daniel.kho 3876d 06h /
16 Moved transaction counter from BFM to user. This gives the user more control over the number of transactions. The BFM now treats this as an input. daniel.kho 3979d 02h /
15 [minor]: cleaned up sources. daniel.kho 3981d 09h /
14 Added simple reset logic and verified on hardware. Added PLL to supply test clock to SignalTap. daniel.kho 3989d 23h /
13 Fixed one-cycle extra read issue, occurring during fast read. Verified on hardware as well. daniel.kho 3990d 04h /
12 Used generic package instead of using tauhop.tlm (abstract package) directly, and updated corresponding context paths. Simulated fine with ModelSim 10.1b. [previous]: Previous update included synthesis fixes ported from simulation sources. daniel.kho 3999d 08h /
11 Synthesised design with bugfixes discovered during simulation. Basically, these bugfixes just checks the design's behaviour against the AXI spec, and make sure the assumptions match. daniel.kho 4001d 03h /
10 Written a few more directed testcases (in user.vhdl), and fixed several bugs. TODO move the testcases to the stimuli folder. daniel.kho 4005d 03h /
9 Added synthesis files. Design debugged and synthesised with Quartus. Added synthesis script, and included OS-VVM simulation packages. daniel.kho 4007d 23h /
8 [minor]: removed writeStream(). The write() procedure can be used for both stream and non-stream interfaces. For stream interfaces, just map the address argument to don't-cares. Made several other minor enhancements, simplifications. daniel.kho 4108d 05h /
7 [minor]: renamed axi4-stream-bfm.vhdl to axi4-stream-bfm-master.vhdl so as to allow a future implementation of the AXI4-Stream slave / receiver. Changed simulation script to start GUI simulation only when there are no errors (previously, it brings up the GUI even when there are compilation errors). daniel.kho 4111d 23h /
6 [minor]: expanded some waveforms and show random stimulus from simulation script. daniel.kho 4112d 04h /
5 [minor]: refactored type names to use the convention 't_*' for more clarity. AXI4-Stream signal names also starts with a 't'. daniel.kho 4112d 08h /
4 [minor]: Removed unused libraries from simulation script. daniel.kho 4113d 02h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.