OpenCores
URL https://opencores.org/ocsvn/next186/next186/trunk

Subversion Repositories next186

[/] - Rev 20

Rev

Filtering Options

Clear current filter

Rev Log message Author Age Path
20 Implemented the undocumented SALC instructions (SBB AL, AL without affecting the flags)
Some speed improvements (separate data/address I/O path)
ndumitrache 2569d 10h /
19 Add A20 address line ndumitrache 3790d 07h /
18 nicer code ndumitrache 4093d 01h /
17 fixed OV/CY flags for IMUL ndumitrache 4101d 08h /
16 fixed OV/CY flags for IMUL ndumitrache 4101d 11h /
15 doc fix ndumitrache 4115d 02h /
14 generate invalid opcode exception for MOV FS and GS ndumitrache 4143d 00h /
13 fix PUSHA SP pushed stack value, which should be the one before PUSHA ndumitrache 4151d 11h /
12 fix IDIV when Q=0 ndumitrache 4186d 04h /
11 fix RET n alignment bug
fix TRAP interrupt acknowledge
updated specs
ndumitrache 4193d 11h /
10 fixed MUL/IMUL 8bit flags bug ndumitrache 4230d 04h /
9 fixed DAA,DAS bug ndumitrache 4248d 06h /
8 fixed DIV bug (exception on sign bit) ndumitrache 4292d 05h /
7 fixed REP CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4516d 12h /
6 updated CMPS/SCAS timing ndumitrache 4516d 12h /
5 Fixed CMPS/SCAS bug when interrupted on the <equal> item ndumitrache 4516d 12h /
4 comment fix ndumitrache 4531d 13h /
3 updated comments ndumitrache 4581d 12h /
2 v1.0 ndumitrache 4582d 04h /
1 The project and the structure was created root 4582d 10h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.