OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 128

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
128 This commit was manufactured by cvs2svn to create tag 'rel_2'. 8162d 16h /
127 WriteRxDataToMemory signal changed so end of frame (when last word is
written to fifo) is changed.
mohor 8162d 16h /
126 InvalidSymbol generation changed. mohor 8162d 16h /
125 RxAbort changed. Packets received with MRxErr (from PHY) are also
aborted.
mohor 8162d 16h /
124 Define ETH_MIIMODER_RST corrected to 0x00000400. mohor 8162d 17h /
123 This commit was manufactured by cvs2svn to create tag 'rel_1'. 8164d 18h /
122 ethernet spram added. So far a generic ram and xilinx RAMB4 are used. mohor 8164d 18h /
121 gsr added for use when ETH_XILINX_RAMB4 define is set. mohor 8164d 18h /
120 Unused files removed. mohor 8164d 19h /
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 8164d 19h /
118 ShiftEnded synchronization changed. mohor 8168d 10h /
117 Clock mrx_clk set to 2.5 MHz. mohor 8168d 20h /
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 8168d 21h /
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 8169d 18h /
114 EXTERNAL_DMA removed. External DMA not supported. mohor 8170d 16h /
113 RxPointer bug fixed. mohor 8177d 08h /
112 Previous bug wasn't succesfully removed. Now fixed. mohor 8177d 21h /
111 Master state machine had a bug when switching from master write to
master read.
mohor 8178d 11h /
110 m_wb_cyc_o signal released after every single transfer. mohor 8178d 14h /
109 Comment removed. mohor 8178d 14h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.