OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 610

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8348d 01h /
609 Added wb_err_o to flash and sram i/f for testing the buserr exception. lampret 8348d 01h /
608 Range exception removed from test. simons 8348d 21h /
607 single step steps just one instruction ^c bug fixed markom 8348d 21h /
606 raw register range bug fixed; acv_uart test passes markom 8349d 21h /
605 simulator prints out a message, when gdb is not attached and stall occurs; OV flag fixed markom 8349d 21h /
604 mul test repaired - signed multiplication; obsolete pic test removed; make check pass markom 8349d 22h /
603 fixed bfd markom 8350d 00h /
602 Renamed targets. Switched off debug. lampret 8350d 22h /
601 or1k has anly one external interrupt exception. Tick timer exception added. simons 8351d 10h /
600 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8351d 10h /
599 No more low/high priority interrupts (PICPR removed). Added tick timer exception. simons 8351d 10h /
598 Fixed SR[EXR] (this is now actually SR[TEE]) lampret 8351d 19h /
597 Fixed OR1200_XILINX_RAM32X1D. lampret 8351d 19h /
596 SR[TEE] should be zero after reset. lampret 8352d 00h /
595 Fixed 'the NPC single-step fix'. lampret 8352d 19h /
594 removed temporary printf, which stayed in by accident markom 8352d 20h /
593 ctrl-c handling fixed markom 8352d 20h /
592 Added int_test. lampret 8353d 01h /
591 Added support for reading XILINX_RAM32X1D register file. lampret 8353d 01h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.