OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 796

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
796 Removed unused ports wb_clki and wb_rst_i lampret 8282d 15h /
795 Added a directive to ignore signed division variables that are only used in simulation. lampret 8282d 19h /
794 Added again just recently removed full_case directive lampret 8282d 20h /
793 Added synthesis off/on for timescale.v included file. lampret 8282d 20h /
792 Fixed port names that changed. lampret 8282d 20h /
791 Fixed some ports in instnatiations that were removed from the modules lampret 8282d 20h /
790 Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives lampret 8282d 20h /
789 Added response from memory controller (addr 0x60000000) lampret 8282d 20h /
788 Some of the warnings fixed. lampret 8282d 21h /
787 Added romfs.tgz lampret 8283d 15h /
786 Moved UCF constraint file to the backend directory. lampret 8283d 15h /
785 Added XSV specific documentation. lampret 8283d 15h /
784 Added soem missing files. lampret 8283d 15h /
783 Added sim directory and sub files/dirs. lampret 8283d 15h /
782 Added the old SW directory. It needs to be updated for the new ORP environment and test cases moved to sw directory. lampret 8283d 15h /
781 Added design compiler scripts. However these are not ready for use yet .... They need to be updated for the ORP sources and ORP sources need to be updated as well. lampret 8283d 16h /
780 Added libraries. lampret 8283d 16h /
779 Added bench directory lampret 8283d 16h /
778 Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs. lampret 8283d 17h /
777 Changed define name from OR1200_MEM2REG_FAST to OR1200_IMPL_MEM2REG2 lampret 8283d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.