OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 68

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
68 SDRAM Address bit increased from 12 bit to 13 bit dinesha 4236d 22h /
67 time scale removed dinesha 4306d 20h /
66 dwm tw, bl paramter are passed on the wb2sdrc module dinesha 4554d 21h /
65 Updated Log file with CAS latency support 4,5 dinesha 4555d 04h /
64 CAS Latency support added for 4,5 dinesha 4555d 05h /
63 FPGA Bench mark results are added dinesha 4674d 03h /
62 Synthesis constraint for simplify dinesha 4674d 04h /
61 RTL file list are added into SVN dinesha 4674d 04h /
60 warning cleanup dinesha 4674d 04h /
59 Control path request and data are register now for better FPGA timing dinesha 4674d 05h /
58 Read Data is register on RD_FAST=0 case dinesha 4674d 05h /
57 Synthesis constraints are added dinesha 4674d 19h /
56 FPGA Synth optimisation dinesha 4674d 20h /
55 FPGA Synthesis timing optimisation dinesha 4674d 20h /
54 FPGA Timing Optimisation dinesha 4677d 18h /
53 Test bench upgradation dinesha 4678d 18h /
52 Documentation update for request control and transfer control block dinesha 4678d 18h /
51 FPGA relating timing optimisation done dinesha 4678d 19h /
50 Bug fix the request length is fixe dinesha 4680d 23h /
49 clean up dinesha 4681d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.