OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [bench/] [verilog/] [include/] [eth_phy_defines.v] - Rev 412

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 5138d 09h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/bench/verilog/include/eth_phy_defines.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5193d 16h /eth_phy_defines.v
69 ORPSoC xilinx ml501 board update - added ethernet eupport and software test julius 5397d 07h /eth_phy_defines.v
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5556d 14h /eth_phy_defines.v
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5608d 00h /eth_phy_defines.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.