OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_dc_top.v] - Rev 763

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 5069d 01h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_dc_top.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5195d 13h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_dc_top.v
351 OR1200 with icarus fixed up. MMu test fix, remove testfloat elf, adding new arbiter and RAM, may break verilator compatibility... TODO julius 5198d 13h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_dc_top.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5198d 17h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_dc_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.