OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_fpu.v] - Rev 766

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
364 OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.

OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)

OR1200 spec updated to version 0.9, various updates.

OR1200 in ORPSoC and main OR1200 in sync, only difference is defines.
julius 5203d 14h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_fpu.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5205d 13h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_fpu.v
358 OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.

Updated OR1200 in ORPSoCv2 and OR1200 project.
julius 5205d 22h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_fpu.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5208d 18h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_fpu.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.