OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] [or1200/] [or1200_ic_fsm.v] - Rev 829

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 5068d 14h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 5136d 05h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 5139d 19h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
360 First checkin of new ORPSoC set up - more to come, all but RTL tests temporarily broken julius 5195d 02h /openrisc/trunk/orpsocv2/rtl/verilog/or1200/or1200_ic_fsm.v
358 OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.

Updated OR1200 in ORPSoCv2 and OR1200 project.
julius 5195d 11h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_ic_fsm.v
350 Adding new OR1200 processor to ORPSoCv2 julius 5198d 06h /openrisc/trunk/orpsocv2/rtl/verilog/components/or1200/or1200_ic_fsm.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.