OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [or1200/] [rtl/] [verilog/] [or1200_pic.v] - Rev 1782

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1782 root 5569d 02h /or1k_old/trunk/or1200/rtl/verilog/or1200_pic.v
1765 root 5679d 18h /or1k_old/trunk/or1200/rtl/verilog/or1200_pic.v
1293 Non-functional changes. Coding style fixes. lampret 7415d 23h /or1k_old/trunk/or1200/rtl/verilog/or1200_pic.v
788 Some of the warnings fixed. lampret 8218d 02h /or1k_old/trunk/or1200/rtl/verilog/or1200_pic.v
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8288d 09h /or1k_old/trunk/or1200/rtl/verilog/or1200_pic.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8303d 09h /or1k_old/trunk/or1200/rtl/verilog/or1200_pic.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.