OpenCores
URL https://opencores.org/ocsvn/raytrac/raytrac/trunk

Subversion Repositories raytrac

[/] [raytrac/] [branches/] [fp/] [doc/] [dsgn062012.xlsx] - Rev 222

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
222 documento en un 55\% jguarin2002 4488d 17h /raytrac/branches/fp/doc/dsgn062012.xlsx
210 Document advance..... towards dma oriented raytrac jguarin2002 4503d 13h /raytrac/branches/fp/doc/dsgn062012.xlsx
199 Check out in the design document for changes made on Load logic, a load chain has been added to Memblock I/O and several memory blocks were removed, under construction, this version WONT in any means work jguarin2002 4519d 20h /raytrac/branches/fp/doc/dsgn062012.xlsx
197 Chnages on interconnectivity: Check out the SGDMA Sheets jguarin2002 4529d 21h /raytrac/branches/fp/doc/dsgn062012.xlsx
196 raytrac+sg_dma+raytrac. Step One, the DPC is transformed. Now there are five instructions (check the design document), theres no full queue sync event, there are only four result queues and only 3 add fp 32 b adders rather than 4. Even it seems like a reduction has taken place, decodification efforts take place when decoding multiplexation from arithmetic blocks towards the resulting queues jguarin2002 4533d 08h /raytrac/branches/fp/doc/dsgn062012.xlsx
195 Document advance and changes in the design jguarin2002 4536d 05h /raytrac/branches/fp/doc/dsgn062012.xlsx
192 Some change I dont realize what is it in the design document (xls) jguarin2002 4552d 19h /raytrac/branches/fp/doc/dsgn062012.xlsx
180 Documentos de diseño y documento final jguarin2002 4559d 19h /raytrac/branches/fp/doc/dsgn062012.xlsx

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.