OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 121

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
121 gsr added for use when ETH_XILINX_RAMB4 define is set. mohor 7919d 16h /
120 Unused files removed. mohor 7919d 18h /
119 Ram , used for BDs changed from generic_spram to eth_spram_256x32. mohor 7919d 18h /
118 ShiftEnded synchronization changed. mohor 7923d 08h /
117 Clock mrx_clk set to 2.5 MHz. mohor 7923d 19h /
116 Testing environment also includes traffic cop, memory interface and host
interface.
mohor 7923d 19h /
115 RxBDAddress takes `ETH_TX_BD_NUM_DEF value after reset. mohor 7924d 17h /
114 EXTERNAL_DMA removed. External DMA not supported. mohor 7925d 14h /
113 RxPointer bug fixed. mohor 7932d 06h /
112 Previous bug wasn't succesfully removed. Now fixed. mohor 7932d 20h /
111 Master state machine had a bug when switching from master write to
master read.
mohor 7933d 09h /
110 m_wb_cyc_o signal released after every single transfer. mohor 7933d 12h /
109 Comment removed. mohor 7933d 13h /
108 Testbench supports unaligned accesses. mohor 8000d 23h /
107 TX_BUF_BASE changed. mohor 8000d 23h /
106 Outputs registered. Reset changed for eth_wishbone module. mohor 8000d 23h /
105 Compiler directives added. Tx and Rx fifo size incremented. A "late collision"
bug fixed.
mohor 8010d 00h /
104 FCS should not be included in NibbleMinFl. mohor 8011d 18h /
103 Wishbone signals are registered when ETH_REGISTERED_OUTPUTS is
selected in eth_defines.v
mohor 8011d 19h /
102 Interrupts are visible in the ETH_INT_SOURCE regardless if they are enabled
or not.
mohor 8011d 19h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.