OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 246

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7804d 06h /
245 Rev 1.7. mohor 7805d 00h /
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7805d 02h /
243 Late collision is not reported any more. tadejm 7805d 08h /
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7805d 22h /
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7805d 22h /
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7805d 23h /
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7805d 23h /
238 Defines fixed to use generic RAM by default. mohor 7818d 03h /
237 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7820d 08h /
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7820d 08h /
235 rev 4. mohor 7820d 23h /
234 Figure list assed to the revision 3. mohor 7821d 07h /
233 Revision 0.3 released. Some figures added. mohor 7821d 07h /
232 fpga define added. mohor 7826d 02h /
231 Description of Core Modules added (figure). mohor 7828d 03h /
230 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7832d 00h /
229 case changed to casex. mohor 7832d 00h /
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7832d 04h /
227 Changed BIST scan signals. tadejm 7832d 04h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.