OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 255

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
255 TPauseRq synchronized to tx_clk. mohor 7824d 07h /
254 Temp version. mohor 7825d 11h /
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7825d 13h /
252 Just some updates. tadejm 7825d 14h /
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7825d 14h /
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7825d 14h /
249 This commit was manufactured by cvs2svn to create tag 'rel_11'. 7826d 14h /
248 wb_rst_i is used for MIIM reset. mohor 7826d 14h /
247 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7829d 17h /
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7829d 17h /
245 Rev 1.7. mohor 7830d 11h /
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7830d 13h /
243 Late collision is not reported any more. tadejm 7830d 18h /
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7831d 09h /
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7831d 09h /
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7831d 09h /
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7831d 09h /
238 Defines fixed to use generic RAM by default. mohor 7843d 13h /
237 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7845d 19h /
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7845d 19h /
235 rev 4. mohor 7846d 09h /
234 Figure list assed to the revision 3. mohor 7846d 17h /
233 Revision 0.3 released. Some figures added. mohor 7846d 18h /
232 fpga define added. mohor 7851d 13h /
231 Description of Core Modules added (figure). mohor 7853d 14h /
230 This commit was manufactured by cvs2svn to create tag 'rel_8'. 7857d 11h /
229 case changed to casex. mohor 7857d 11h /
228 This commit was manufactured by cvs2svn to create tag 'rel_7'. 7857d 14h /
227 Changed BIST scan signals. tadejm 7857d 14h /
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7857d 16h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.