Subversion Repositories ethmac

[/] - Rev 260


Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
mohor 7916d 20h /
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7917d 10h /
258 This commit was manufactured by cvs2svn to create tag 'rel_12'. 7917d 10h /
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7917d 10h /
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7917d 10h /
255 TPauseRq synchronized to tx_clk. mohor 7917d 10h /
254 Temp version. mohor 7918d 14h /
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7918d 16h /
252 Just some updates. tadejm 7918d 17h /
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7918d 17h /
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7918d 17h /
249 This commit was manufactured by cvs2svn to create tag 'rel_11'. 7919d 17h /
248 wb_rst_i is used for MIIM reset. mohor 7919d 17h /
247 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7922d 20h /
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7922d 20h /
245 Rev 1.7. mohor 7923d 14h /
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7923d 16h /
243 Late collision is not reported any more. tadejm 7923d 21h /
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 7924d 12h /
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7924d 12h /
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7924d 12h /
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7924d 12h /
238 Defines fixed to use generic RAM by default. mohor 7936d 16h /
237 This commit was manufactured by cvs2svn to create tag 'rel_9'. 7938d 21h /
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7938d 21h /
235 rev 4. mohor 7939d 12h /
234 Figure list assed to the revision 3. mohor 7939d 20h /
233 Revision 0.3 released. Some figures added. mohor 7939d 20h /
232 fpga define added. mohor 7944d 15h /
231 Description of Core Modules added (figure). mohor 7946d 17h /

powered by: WebSVN 2.1.0

© copyright 1999-2024, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.