OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 271

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
271 This commit was manufactured by cvs2svn to create tag 'rel_14'. 7932d 04h /
270 When receiving normal data frame and RxFlow control was switched on, RXB
interrupt was not set.
mohor 7932d 04h /
269 When in full duplex, transmit was sometimes blocked. Fixed. mohor 7933d 04h /
268 Release 1.19. Control frame description changed. mohor 7986d 21h /
267 Full duplex control frames tested. mohor 7986d 23h /
266 Flow control test almost finished. mohor 7991d 22h /
265 This commit was manufactured by cvs2svn to create tag 'rel_13'. 7992d 02h /
264 Registers RxStatusWrite_rck and RxStatusWriteLatched were not used
anywhere. Removed.
mohor 7992d 02h /
263 test_mac_full_duplex_flow_control tests pretty much finished.
TEST 0: INSERT CONTROL FRM. WHILE TRANSMITTING NORMAL
FRM. AT 4 TX BD ( 10Mbps ) finished.
TEST 2: RECEIVE CONTROL FRAMES WITH PASSALL OPTION
TURNED OFF AT ONE RX BD ( 10Mbps ) finished.
mohor 7992d 13h /
262 Version 1.18 released.
MIIMRST (Reset of the MIIM module) not used any more in the MIIMODER
register. Control Frame bit (CF) added to the RX buffer descriptor. Control
frame detection section updated.
mohor 7992d 14h /
261 Rx Flow control fixed. CF flag added to the RX buffer descriptor. RxAbort
synchronized.
mohor 7992d 14h /
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 7993d 02h /
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 7993d 15h /
258 This commit was manufactured by cvs2svn to create tag 'rel_12'. 7993d 15h /
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 7993d 15h /
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 7993d 15h /
255 TPauseRq synchronized to tx_clk. mohor 7993d 16h /
254 Temp version. mohor 7994d 19h /
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 7994d 21h /
252 Just some updates. tadejm 7994d 22h /
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 7994d 22h /
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 7994d 22h /
249 This commit was manufactured by cvs2svn to create tag 'rel_11'. 7995d 22h /
248 wb_rst_i is used for MIIM reset. mohor 7995d 22h /
247 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7999d 01h /
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 7999d 01h /
245 Rev 1.7. mohor 7999d 19h /
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 7999d 21h /
243 Late collision is not reported any more. tadejm 8000d 02h /
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 8000d 17h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.