OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 326

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
326 Delayed CRC fixed. igorm 6994d 04h /
325 Defer indication fixed. igorm 6994d 05h /
324 This commit was manufactured by cvs2svn to create tag 'rel_27'. 7291d 05h /
323 Accidently deleted line put back. igorm 7291d 05h /
322 This commit was manufactured by cvs2svn to create tag 'rel_26'. 7295d 00h /
321 - Bug connected to the TX_BD_NUM_Wr signal fixed (bug came in with the
previous update of the core.
- TxBDAddress is set to 0 after the TX is enabled in the MODER register.
- RxBDAddress is set to r_TxBDNum<<1 after the RX is enabled in the MODER
register. (thanks to Mathias and Torbjorn)
- Multicast reception was fixed. Thanks to Ulrich Gries
igorm 7295d 00h /
320 TX_BD_NUM_Wr error fixed. Error was entered with the last check-in. igorm 7295d 04h /
319 Latest Ethernet IP core testbench. tadejm 7325d 23h /
318 Latest Ethernet IP core testbench. tadejm 7326d 00h /
317 Multicast detection fixed. Only the LSB of the first byte is checked. igorm 7335d 06h /
316 This commit was manufactured by cvs2svn to create tag 'rel_25'. 7438d 03h /
315 Updated testbench. Some more testcases, some repaired. tadejm 7438d 03h /
314 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7438d 03h /
313 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7438d 03h /
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7438d 03h /
311 Update script for running different file list files for different RAM models. tadejm 7438d 03h /
310 More signals. tadejm 7438d 03h /
309 Update file list files for different RAM models with byte select accessing. tadejm 7438d 03h /
308 Moved RAM model file path from sim_file_list.lst to this file. tadejm 7438d 03h /
307 This commit was manufactured by cvs2svn to create tag 'rel_24'. 7439d 01h /
306 Lapsus fixed (!we -> ~we). simons 7439d 01h /
305 This commit was manufactured by cvs2svn to create tag 'rel_23'. 7460d 21h /
304 WISHBONE slave changed and tested from only 32-bit accesss to byte access. tadejm 7460d 21h /
303 This commit was manufactured by cvs2svn to create tag 'rel_22'. 7487d 08h /
302 mbist signals updated according to newest convention markom 7487d 08h /
301 Update RxEnSync only when mrxdv_pad_i is inactive (LOW). knguyen 7498d 00h /
300 This commit was manufactured by cvs2svn to create tag 'rel_21'. 7545d 03h /
299 Artisan RAMs added. mohor 7545d 03h /
298 This commit was manufactured by cvs2svn to create tag 'rel_20'. 7550d 23h /
297 Artisan ram instance added. simons 7550d 23h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.