OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 334

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
334 Minor fixes for Icarus simulator. igorm 7168d 17h /
333 Some small fixes + some troubles fixed. igorm 7169d 05h /
332 Case statement improved for synthesys. igorm 7182d 11h /
331 Tests for delayed CRC and defer indication added. igorm 7197d 12h /
330 Warning fixes. igorm 7197d 13h /
329 Defer indication fixed. igorm 7197d 14h /
328 Delayed CRC fixed. igorm 7197d 14h /
327 Defer indication fixed. igorm 7197d 14h /
326 Delayed CRC fixed. igorm 7197d 14h /
325 Defer indication fixed. igorm 7197d 15h /
324 This commit was manufactured by cvs2svn to create tag 'rel_27'. 7494d 15h /
323 Accidently deleted line put back. igorm 7494d 15h /
322 This commit was manufactured by cvs2svn to create tag 'rel_26'. 7498d 10h /
321 - Bug connected to the TX_BD_NUM_Wr signal fixed (bug came in with the
previous update of the core.
- TxBDAddress is set to 0 after the TX is enabled in the MODER register.
- RxBDAddress is set to r_TxBDNum<<1 after the RX is enabled in the MODER
register. (thanks to Mathias and Torbjorn)
- Multicast reception was fixed. Thanks to Ulrich Gries
igorm 7498d 10h /
320 TX_BD_NUM_Wr error fixed. Error was entered with the last check-in. igorm 7498d 14h /
319 Latest Ethernet IP core testbench. tadejm 7529d 09h /
318 Latest Ethernet IP core testbench. tadejm 7529d 09h /
317 Multicast detection fixed. Only the LSB of the first byte is checked. igorm 7538d 16h /
316 This commit was manufactured by cvs2svn to create tag 'rel_25'. 7641d 13h /
315 Updated testbench. Some more testcases, some repaired. tadejm 7641d 13h /
314 This commit was manufactured by cvs2svn to create tag 'asyst_3'. 7641d 13h /
313 This commit was manufactured by cvs2svn to create tag 'asyst_2'. 7641d 13h /
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7641d 13h /
311 Update script for running different file list files for different RAM models. tadejm 7641d 13h /
310 More signals. tadejm 7641d 13h /
309 Update file list files for different RAM models with byte select accessing. tadejm 7641d 13h /
308 Moved RAM model file path from sim_file_list.lst to this file. tadejm 7641d 13h /
307 This commit was manufactured by cvs2svn to create tag 'rel_24'. 7642d 10h /
306 Lapsus fixed (!we -> ~we). simons 7642d 10h /
305 This commit was manufactured by cvs2svn to create tag 'rel_23'. 7664d 07h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.