OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 362

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
362 added Makefiles to build project unneback 4643d 03h /
361 created branch unneback unneback 4643d 03h /
360 Added partial implementation of the debug register from ORPSoC olof 4644d 01h /
359 Verilator linting fixes olof 4646d 04h /
358 Rename do to dato to avoid conflict with SystemVerilog (inherited from Julius Baxter's ORPSoC version olof 4647d 18h /
357 Bit width, assignment and white space fixes by Julius Baxter, inherited from ORPSoC olof 4647d 18h /
356 Rename eth_defines.v to ethmac_defines.v to fit better into OpenCores project structure olof 4647d 20h /
355 Import Julius Baxter's verilator hints from ORPSoC olof 4647d 20h /
354 Whitespace cleanup olof 4647d 21h /
353 Inherit fixes for bit width of constants from ORPSoC olof 4649d 22h /
352 Removed delayed assignments from rtl code olof 4654d 04h /
351 Turn defines into parameters in eth_cop olof 4662d 18h /
350 Turn M[1-2]_ADDRESSED_S[1-2] defines into wires olof 4662d 19h /
349 Make all parameters configurable from top level olof 4663d 19h /
348 Added option to dump VCD files olof 4664d 18h /
347 Added information about running with Icarus Verilog olof 4664d 19h /
346 Updated project location olof 4664d 21h /
345 Temporarily disable failing tests olof 4664d 23h /
344 bit 9 in phy control register is self clearing olof 4671d 01h /
343 Address miss should not be asserted on short frames olof 4674d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.