OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 73

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
73 Number of interrupts changed mohor 8066d 08h /
72 Retry is not activated when a Tx Underrun occured mohor 8070d 11h /
71 Address recognition system added. Buffer Descriptors changed. DMA section
changed. Ports changed.
mohor 8074d 12h /
70 Small fixes. mohor 8074d 13h /
69 Define missmatch fixed. mohor 8075d 11h /
68 Registered trimmed. Unused registers removed. mohor 8076d 10h /
67 EXTERNAL_DMA used instead of WISHBONE_DMA. mohor 8076d 11h /
66 Testbench fixed, code simplified, unused signals removed. mohor 8076d 17h /
65 Testbench fixed, code simplified, unused signals removed. mohor 8076d 17h /
64 Status was not written correctly when frames were discarted because of
address mismatch.
mohor 8077d 07h /
63 RxAbort is connected differently. mohor 8077d 10h /
62 RxAbort is an output. No need to have is declared as wire. mohor 8077d 10h /
61 RxStartFrm cleared when abort or retry comes. mohor 8077d 12h /
60 Changes that were lost when updating from 1.5 to 1.8 fixed. mohor 8077d 12h /
59 Changes that were lost when updating from 1.11 to 1.14 fixed. mohor 8077d 12h /
58 File format changed. mohor 8077d 13h /
57 Format of the file changed a bit. mohor 8077d 13h /
56 File format fixed a bit. mohor 8077d 13h /
55 Changed that were lost with last update put back to the file. mohor 8077d 13h /
54 Addition of new module eth_addrcheck.v billditt 8078d 03h /
53 Addition of new module eth_addrcheck.v billditt 8078d 03h /
52 Modified for Address Checking,
addition of eth_addrcheck.v
billditt 8078d 04h /
51 Added separate tests for Multicast, Unicast, Broadcast billditt 8078d 04h /
50 checks destination address for Unicast, Multicast and Broadcast ops billditt 8078d 05h /
49 HASH0 and HASH1 register read/write added. mohor 8080d 04h /
48 RxOverRun added to statuses. mohor 8080d 07h /
47 HASH0 and HASH1 registers added. Registers address width was
changed to 8 bits.
mohor 8080d 07h /
46 HASH0 and HASH1 registers added. mohor 8080d 07h /
45 Ethernet Datasheet added. mohor 8080d 13h /
44 Ethernet Datasheet added to cvs. mohor 8080d 13h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.