OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] - Rev 89

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
89 TX_BD_NUM, MAC_ADDR0 and MAC_ADDR1 register description
changed.
mohor 8071d 15h /
88 rx_fifo was not always cleared ok. Fixed. mohor 8077d 14h /
87 Status was not latched correctly sometimes. Fixed. mohor 8077d 16h /
86 Big Endian problem when sending frames fixed. mohor 8078d 23h /
85 Log info was missing. mohor 8084d 09h /
84 LinkFail signal was not latching appropriate bit. mohor 8084d 09h /
83 MAC address recognition was not correct (bytes swaped). mohor 8084d 09h /
82 Byte ordering changed (Big Endian used). casex changed with case because
Xilinx Foundation had problems. Tested in HW. It WORKS.
mohor 8084d 11h /
81 Typos fixed, INT_SOURCE and INT_MASK registers changed. mohor 8084d 11h /
80 Small fixes for external/internal DMA missmatches. mohor 8088d 13h /
79 RetryCntLatched was unused and removed from design mohor 8088d 14h /
78 WB_SEL_I was unused and removed from design mohor 8088d 14h /
77 Interrupts changed mohor 8088d 14h /
76 Interrupts changed in the top file mohor 8088d 14h /
75 r_Bro is used for accepting/denying frames mohor 8088d 14h /
74 Reset values are passed to registers through parameters mohor 8088d 14h /
73 Number of interrupts changed mohor 8088d 14h /
72 Retry is not activated when a Tx Underrun occured mohor 8092d 17h /
71 Address recognition system added. Buffer Descriptors changed. DMA section
changed. Ports changed.
mohor 8096d 19h /
70 Small fixes. mohor 8096d 20h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.