OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [asyst_2/] - Rev 232

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
232 fpga define added. mohor 6848d 02h /ethmac/tags/asyst_2/
231 Description of Core Modules added (figure). mohor 6850d 03h /ethmac/tags/asyst_2/
229 case changed to casex. mohor 6854d 00h /ethmac/tags/asyst_2/
227 Changed BIST scan signals. tadejm 6854d 03h /ethmac/tags/asyst_2/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 6854d 05h /ethmac/tags/asyst_2/
225 Some minor changes. tadejm 6854d 05h /ethmac/tags/asyst_2/
224 Signals for a wave window in Modelsim. tadejm 6854d 06h /ethmac/tags/asyst_2/
223 Some code changed due to bug fixes. tadejm 6854d 07h /ethmac/tags/asyst_2/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 6858d 04h /ethmac/tags/asyst_2/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 6861d 05h /ethmac/tags/asyst_2/
218 Typo error fixed. (When using Bist) mohor 6861d 07h /ethmac/tags/asyst_2/
217 Bist supported. mohor 6861d 07h /ethmac/tags/asyst_2/
216 Bist signals added. mohor 6861d 07h /ethmac/tags/asyst_2/
215 Bist supported. mohor 6861d 08h /ethmac/tags/asyst_2/
214 Signals for WISHBONE B3 compliant interface added. mohor 6862d 04h /ethmac/tags/asyst_2/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 6862d 04h /ethmac/tags/asyst_2/
212 Minor $display change. mohor 6862d 04h /ethmac/tags/asyst_2/
211 Bist added. mohor 6862d 04h /ethmac/tags/asyst_2/
210 BIST added. mohor 6862d 04h /ethmac/tags/asyst_2/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 6863d 07h /ethmac/tags/asyst_2/
208 Virtual Silicon RAMs moved to lib directory tadej 6879d 01h /ethmac/tags/asyst_2/
207 Virtual Silicon RAM support fixed tadej 6879d 01h /ethmac/tags/asyst_2/
206 Virtual Silicon RAM added to the simulation. mohor 6879d 01h /ethmac/tags/asyst_2/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 6879d 02h /ethmac/tags/asyst_2/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 6879d 02h /ethmac/tags/asyst_2/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 6879d 02h /ethmac/tags/asyst_2/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 6882d 03h /ethmac/tags/asyst_2/
201 Core size added to the document. mohor 6882d 04h /ethmac/tags/asyst_2/
200 File with lower case checked in instead. mohor 6882d 04h /ethmac/tags/asyst_2/
199 Datasheet name changed to lower case name. mohor 6882d 04h /ethmac/tags/asyst_2/

powered by: WebSVN 2.1.0

© copyright 1999-2021 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.