OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_11/] - Rev 239

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 6526d 20h /ethmac/tags/rel_11/
238 Defines fixed to use generic RAM by default. mohor 6539d 00h /ethmac/tags/rel_11/
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 6541d 05h /ethmac/tags/rel_11/
235 rev 4. mohor 6541d 20h /ethmac/tags/rel_11/
234 Figure list assed to the revision 3. mohor 6542d 04h /ethmac/tags/rel_11/
233 Revision 0.3 released. Some figures added. mohor 6542d 04h /ethmac/tags/rel_11/
232 fpga define added. mohor 6546d 23h /ethmac/tags/rel_11/
231 Description of Core Modules added (figure). mohor 6549d 01h /ethmac/tags/rel_11/
229 case changed to casex. mohor 6552d 21h /ethmac/tags/rel_11/
227 Changed BIST scan signals. tadejm 6553d 01h /ethmac/tags/rel_11/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 6553d 03h /ethmac/tags/rel_11/
225 Some minor changes. tadejm 6553d 03h /ethmac/tags/rel_11/
224 Signals for a wave window in Modelsim. tadejm 6553d 04h /ethmac/tags/rel_11/
223 Some code changed due to bug fixes. tadejm 6553d 04h /ethmac/tags/rel_11/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 6557d 02h /ethmac/tags/rel_11/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 6560d 03h /ethmac/tags/rel_11/
218 Typo error fixed. (When using Bist) mohor 6560d 05h /ethmac/tags/rel_11/
217 Bist supported. mohor 6560d 05h /ethmac/tags/rel_11/
216 Bist signals added. mohor 6560d 05h /ethmac/tags/rel_11/
215 Bist supported. mohor 6560d 06h /ethmac/tags/rel_11/
214 Signals for WISHBONE B3 compliant interface added. mohor 6561d 01h /ethmac/tags/rel_11/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 6561d 02h /ethmac/tags/rel_11/
212 Minor $display change. mohor 6561d 02h /ethmac/tags/rel_11/
211 Bist added. mohor 6561d 02h /ethmac/tags/rel_11/
210 BIST added. mohor 6561d 02h /ethmac/tags/rel_11/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 6562d 05h /ethmac/tags/rel_11/
208 Virtual Silicon RAMs moved to lib directory tadej 6577d 23h /ethmac/tags/rel_11/
207 Virtual Silicon RAM support fixed tadej 6577d 23h /ethmac/tags/rel_11/
206 Virtual Silicon RAM added to the simulation. mohor 6577d 23h /ethmac/tags/rel_11/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 6578d 00h /ethmac/tags/rel_11/

powered by: WebSVN 2.1.0

© copyright 1999-2020 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.