OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_12/] - Rev 235

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
235 rev 4. mohor 7820d 13h /ethmac/tags/rel_12/
234 Figure list assed to the revision 3. mohor 7820d 21h /ethmac/tags/rel_12/
233 Revision 0.3 released. Some figures added. mohor 7820d 21h /ethmac/tags/rel_12/
232 fpga define added. mohor 7825d 16h /ethmac/tags/rel_12/
231 Description of Core Modules added (figure). mohor 7827d 17h /ethmac/tags/rel_12/
229 case changed to casex. mohor 7831d 14h /ethmac/tags/rel_12/
227 Changed BIST scan signals. tadejm 7831d 18h /ethmac/tags/rel_12/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7831d 19h /ethmac/tags/rel_12/
225 Some minor changes. tadejm 7831d 19h /ethmac/tags/rel_12/
224 Signals for a wave window in Modelsim. tadejm 7831d 21h /ethmac/tags/rel_12/
223 Some code changed due to bug fixes. tadejm 7831d 21h /ethmac/tags/rel_12/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7835d 19h /ethmac/tags/rel_12/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7838d 19h /ethmac/tags/rel_12/
218 Typo error fixed. (When using Bist) mohor 7838d 21h /ethmac/tags/rel_12/
217 Bist supported. mohor 7838d 21h /ethmac/tags/rel_12/
216 Bist signals added. mohor 7838d 22h /ethmac/tags/rel_12/
215 Bist supported. mohor 7838d 22h /ethmac/tags/rel_12/
214 Signals for WISHBONE B3 compliant interface added. mohor 7839d 18h /ethmac/tags/rel_12/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7839d 18h /ethmac/tags/rel_12/
212 Minor $display change. mohor 7839d 18h /ethmac/tags/rel_12/
211 Bist added. mohor 7839d 18h /ethmac/tags/rel_12/
210 BIST added. mohor 7839d 19h /ethmac/tags/rel_12/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7840d 22h /ethmac/tags/rel_12/
208 Virtual Silicon RAMs moved to lib directory tadej 7856d 16h /ethmac/tags/rel_12/
207 Virtual Silicon RAM support fixed tadej 7856d 16h /ethmac/tags/rel_12/
206 Virtual Silicon RAM added to the simulation. mohor 7856d 16h /ethmac/tags/rel_12/
205 ETH_VIRTUAL_SILICON_RAM supported. mohor 7856d 17h /ethmac/tags/rel_12/
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 7856d 17h /ethmac/tags/rel_12/
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 7856d 17h /ethmac/tags/rel_12/
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 7859d 18h /ethmac/tags/rel_12/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.