OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_12/] - Rev 241

Rev

Go to most recent revision

Filtering Options

Clear current filter

Rev Log message Author Age Path
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 7806d 07h /ethmac/tags/rel_12/
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 7806d 07h /ethmac/tags/rel_12/
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 7806d 07h /ethmac/tags/rel_12/
238 Defines fixed to use generic RAM by default. mohor 7818d 11h /ethmac/tags/rel_12/
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7820d 16h /ethmac/tags/rel_12/
235 rev 4. mohor 7821d 07h /ethmac/tags/rel_12/
234 Figure list assed to the revision 3. mohor 7821d 15h /ethmac/tags/rel_12/
233 Revision 0.3 released. Some figures added. mohor 7821d 15h /ethmac/tags/rel_12/
232 fpga define added. mohor 7826d 10h /ethmac/tags/rel_12/
231 Description of Core Modules added (figure). mohor 7828d 12h /ethmac/tags/rel_12/
229 case changed to casex. mohor 7832d 08h /ethmac/tags/rel_12/
227 Changed BIST scan signals. tadejm 7832d 12h /ethmac/tags/rel_12/
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7832d 14h /ethmac/tags/rel_12/
225 Some minor changes. tadejm 7832d 14h /ethmac/tags/rel_12/
224 Signals for a wave window in Modelsim. tadejm 7832d 15h /ethmac/tags/rel_12/
223 Some code changed due to bug fixes. tadejm 7832d 15h /ethmac/tags/rel_12/
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7836d 13h /ethmac/tags/rel_12/
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7839d 14h /ethmac/tags/rel_12/
218 Typo error fixed. (When using Bist) mohor 7839d 16h /ethmac/tags/rel_12/
217 Bist supported. mohor 7839d 16h /ethmac/tags/rel_12/
216 Bist signals added. mohor 7839d 16h /ethmac/tags/rel_12/
215 Bist supported. mohor 7839d 17h /ethmac/tags/rel_12/
214 Signals for WISHBONE B3 compliant interface added. mohor 7840d 12h /ethmac/tags/rel_12/
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7840d 13h /ethmac/tags/rel_12/
212 Minor $display change. mohor 7840d 13h /ethmac/tags/rel_12/
211 Bist added. mohor 7840d 13h /ethmac/tags/rel_12/
210 BIST added. mohor 7840d 13h /ethmac/tags/rel_12/
209 Just back-up; not completed testbench and some testcases are not
wotking properly yet.
tadejm 7841d 16h /ethmac/tags/rel_12/
208 Virtual Silicon RAMs moved to lib directory tadej 7857d 10h /ethmac/tags/rel_12/
207 Virtual Silicon RAM support fixed tadej 7857d 10h /ethmac/tags/rel_12/

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.