OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_14/] - Rev 260

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
260 test_mac_full_duplex_flow test 0 finished. Sending the control (PAUSE) frame
finished.
mohor 6302d 11h /ethmac/tags/rel_14
259 In loopback rx_clk is not looped back. Possible CRC error. Consider if usage
of additional logic is necessery (FIFO for looping the data).
mohor 6303d 00h /ethmac/tags/rel_14
257 When TxUsedData and CtrlMux occur at the same time, byte counter needs
to be incremented by 2. Signal IncrementByteCntBy2 added for that reason.
mohor 6303d 01h /ethmac/tags/rel_14
256 TxDone and TxAbort changed so they're not propagated to the wishbone
module when control frame is transmitted.
mohor 6303d 01h /ethmac/tags/rel_14
255 TPauseRq synchronized to tx_clk. mohor 6303d 01h /ethmac/tags/rel_14
254 Temp version. mohor 6304d 04h /ethmac/tags/rel_14
253 r_MiiMRst is not used for resetting the MIIM module. wb_rst used instead. mohor 6304d 07h /ethmac/tags/rel_14
252 Just some updates. tadejm 6304d 07h /ethmac/tags/rel_14
251 When control frame (PAUSE) was sent, status was written in the
eth_wishbone module and both TXB and TXC interrupts were set. Fixed.
Only TXC interrupt is set.
mohor 6304d 07h /ethmac/tags/rel_14
250 AddressMiss status is connecting to the Rx BD. AddressMiss is identifying
that a frame was received because of the promiscous mode.
mohor 6304d 07h /ethmac/tags/rel_14
248 wb_rst_i is used for MIIM reset. mohor 6305d 07h /ethmac/tags/rel_14
246 Since r_Rst bit is not used any more, default value is changed to 0xa000. mohor 6308d 10h /ethmac/tags/rel_14
245 Rev 1.7. mohor 6309d 04h /ethmac/tags/rel_14
244 r_Rst signal does not reset any module any more and is removed from the design. mohor 6309d 06h /ethmac/tags/rel_14
243 Late collision is not reported any more. tadejm 6309d 12h /ethmac/tags/rel_14
242 Late collision is reported only when not in the full duplex.
Sample is taken (for status) as soon as MRxDV is not valid (regardless
of the received byte cnt).
tadejm 6310d 02h /ethmac/tags/rel_14
241 StartIdle state changed (not important the size of the packet).
StartData1 activates only while ByteCnt is smaller than the MaxFrame.
tadejm 6310d 02h /ethmac/tags/rel_14
240 All modules are reset with wb_rst instead of the r_Rst. Exception is MII module. tadejm 6310d 02h /ethmac/tags/rel_14
239 RxError is not generated when small frame reception is enabled and small
frames are received.
tadejm 6310d 03h /ethmac/tags/rel_14
238 Defines fixed to use generic RAM by default. mohor 6322d 07h /ethmac/tags/rel_14

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2020 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.